Skip to content
View dave-roo's full-sized avatar
🎲
Playing yams
🎲
Playing yams
  • Paris, France

Block or report dave-roo

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse

Starred repositories

Showing results

The Vulkan API Specification and related tools

JavaScript 3,172 520 Updated Feb 6, 2026

A tool and a library for bi-directional translation between SPIR-V and LLVM IR

LLVM 591 254 Updated Feb 6, 2026

OpenCL SDK

C++ 745 159 Updated Jan 27, 2026

A Fast and Extensible DRAM Simulator, with built-in support for modeling many different DRAM technologies including DDRx, LPDDRx, GDDRx, WIOx, HBMx, and various academic proposals. Described in the…

C++ 680 215 Updated Aug 29, 2023

256-bit vector processor based on the RISC-V vector (V) extension

SystemVerilog 31 6 Updated May 1, 2021
C++ 13 9 Updated Dec 18, 2025

A SystemVerilog source file pickler.

Rust 60 7 Updated Oct 20, 2024

A scalable 256/1024-RISC-V-core system with low-latency access into shared L1 memory.

C 313 60 Updated Feb 7, 2026
C 37 43 Updated Jan 29, 2026

tinyODIN digital spiking neural network (SNN) processor - HDL source code and documentation.

Verilog 75 12 Updated Mar 30, 2023

A RISC-V 5-stage pipelined CPU that supports vector instructions. Tape-out with U18 technology.

Verilog 145 28 Updated Dec 2, 2019
Verilog 1,891 438 Updated Feb 8, 2026

OpenSource GPU, in Verilog, loosely based on RISC-V ISA

SystemVerilog 1,246 136 Updated Nov 22, 2024

Bluetooth Low Energy (BLE) packet sniffer and transmitter for both standard and non standard (raw bit) based on Software Defined Radio (SDR).

Jupyter Notebook 864 159 Updated Feb 9, 2026

The code & assets for Godot/C# tutorials I published in video/text format on YouTube and Medium (🇬🇧 + 🇫🇷).

C# 287 30 Updated Jun 6, 2024

A visual simulator for teaching computer architecture using the RISC-V instruction set

JavaScript 323 61 Updated Jan 28, 2026

This repository contains openlane configuration and source files for tutorials that I created

Verilog 14 Updated Mar 5, 2024

Standard Cell Library based Memory Compiler using FF/Latch cells

Verilog 164 35 Updated Nov 10, 2025

A mixed-criticality platform built around Cheshire, with a number of safety/security and predictability features. Ready-to-use FPGA flow on multiple boards is available.

Tcl 117 28 Updated Jul 21, 2025

A digital logic designer and circuit simulator.

Java 5,470 548 Updated Aug 14, 2025

Single-cycle MIPS processor in Verilog HDL.

Verilog 10 Updated May 1, 2020

This github repo is to document the 5day "RTL Design and Synthesis using Verilog and Sky130 library" which was conducted by VLSI System Design Corp.

7 1 Updated Sep 29, 2021

130nm BiCMOS Open Source PDK, dedicated for Analog, Mixed Signal and RF Design. Documentation is here:

HTML 674 125 Updated Feb 10, 2026

An Open-source FPGA IP Generator

Verilog 1,047 191 Updated Feb 10, 2026

Basic RISC-V CPU implementation in VHDL.

VHDL 172 17 Updated Sep 13, 2020

AXI interface modules for Cocotb

Python 310 101 Updated Sep 30, 2025

RISC-V CPU for OpenFPGAs, in Icestudio

Assembly 98 14 Updated Jun 2, 2024

opensouce RISC-V cpu core implemented in Verilog from scratch in one night!

Verilog 2,488 320 Updated Jan 7, 2026

Ibex is a small 32 bit RISC-V CPU core, previously known as zero-riscy.

SystemVerilog 1,764 685 Updated Feb 10, 2026
Next