AEC3
AEC3
Unit 3
MOSFET circuits
A MOSFET is the common transistor used in digital circuits. It can be made with either p-type or n-type
semiconductors, complementary pairs of MOS transistors can be used to make switching circuits with
very low power consumption, in the form of CMOS logic.
MOSFETs are particularly useful in amplifiers due to their input impedance being nearly infinite which
allows the amplifier to capture almost all the incoming signal.
Depletion Type: The transistor requires the Gate-Source voltage (VGS) to switch the device “OFF”.
The depletion-mode MOSFET is equivalent to a “Normally Closed” switch.
Enhancement Type: The transistor requires a Gate-Source voltage(VGS) to switch the device “ON”.
The enhancement-mode MOSFET is equivalent to a “Normally Open” switch.
Structure:
It is a four-terminal device with source(S), gate (G), drain (D) and body (B) terminals. The body is
frequently connected to the source terminal, reducing the terminals to three. It works by varying the
width of a channel along which charge carriers flow (electrons or holes).
The charge carriers enter the channel at source and exit via the drain. The width of the channel is
controlled by the voltage on an electrode is called gate which is located between source and drain.
V-I characteristics
The drain terminal (D) of the MOSFET is connected to the supply voltage VS via the drain resistor
RD while its source terminal (S) is grounded. It has an input voltage V i applied at its gate terminal (G)
while the output Vo is drawn from its drain.
When Vi = 0V, which means the gate terminal of the MOSFET is left unbiased. As a result, the
MOSFET will be OFF and operates in its cut-off region wherein it offers a high impedance path to the
flow of current which makes the IDS almost equivalent to zero.
As a result, even the voltage drop across RD will become zero due to which the output voltage Vo will
become almost equal to VS.
When Vi > VT under this condition, the MOSFET will start to conduct and if the V S provided is greater
than the pinch-off voltage VP of the device then the MOSFET starts to operate in its saturation region.
The device will offer low resistance path for the flow of constant I DS, almost acting like a short circuit.
As a result, the output voltage will be pulled towards low voltage level, which will be ideally zero.
Thus, the output voltage alters between VS and zero depending on whether the input provided is less
than or greater than VT, respectively. Thus, it can be concluded that MOSFET can be made to function
as electronic switches when made to operate between cut-off and saturation operating regions.
To operate as small -signal amplifier we bias MOSFET in saturation region. For analysis of DC operating
point we set vgs =0 so that
(bias) AC
2 2
iD = ½ kn’ W/L (VGS + vgs – Vt) = ½ kn’ W/L (VGS – Vt) + vgs ] ----------(5)
2 2
= ½ kn’ W/L (VGS – Vt) + 2/2 kn ‘ W/L (VGS – Vt) vgs + ½ kn’ W/L v gs ---------(6)
The last term is non linear in vgs which is not desorable for linear amplifier. Hence for linear operation
the last term should be small with respect to linear term and the second term is proportional to vgs.
If this small signal condition (7) is satisfied then from (6) the total drain current is a approximately
linear summation.
iD ͌ ID + i d --------------------------------------------------------------(8)
where
From this expression (9) we see that AC drain current id is related to vgs by transistor
transconductance gm.
In saturation mode the MOSFET acts as a voltage controlled device . The control voltage is vgs and
output current is id which gives rise to small signal model π model.
Figure 5. Small signal model of MOSFET
Biasing circuits
N-channel enhancement mode MOSFET circuit shows the source terminal at ground potential and is
common to both the input and output sides of the circuit. *The coupling capacitor acts as an open
circuit to d.c. but it allows the signal voltage to be coupled to the gate of the MOSFET
Figure 6. Biasing circuit
As Ig = 0 in VG is given as,
Assume VG > VT , MOSFET is biased in the saturation region, the drain current is,
ID = K(VGS – VT) 2
VDS = VDD – ID RD
If VDS > VDS (sat) = VGS – VT the the MOSFET is biased in the saturation region.
If VDS < VDS (sat) then the MOSFET is biased in the non -saturation region, and the drain current is given
by, ID
For the circuit shown in figure assume that R1 = 30KΩ and R2 = 10 KΩ. Rd = 40KΩ . Vdd =
10V and VT=1V , Vgs = 2V and K = 0.1mA /V2 . Find Id and VDS
VG = VGS = (R2/R1+R2) VDD = (10/10+30) (10) = 2.5V
Assuming that the MOSFET is biased in the saturation region the drain current is
The d.c. analysis for this circuit is essentially the same as for the n-channel MOSFET circuit. The gate
voltage is given by,
Assuming VGS <VT or VSG > |VT| the device in the saturation region and the drain current is given by
2
ID = K(VSG + VT)
VSD = VDD – ID RD
VGS = VG – VS
= 3 – I S RS Since VS = IS RS
= 3 – I D RS Since ID = IS
We have
ID = IDSS ( 1 – VGS / VP ) 2
Substituting the value of VGS we get
2 -3
ID = IDSS ( 1 – (3 – ID RS)/Vp) = 20 x 10 ( 1 – ( 3 – ID x 1.2 x 10 3 / -6)
-3
= 20 x 10 ( 1 – [ (-0.5) + 200 ID ]) 2 = 20 x 10 -3
( 1.5 -2)
-3
= 20 x 10 (2.25 – 600ID + 40000ID 2)
2
I D = 0.045 – 12 I D + 800 I D
2
800 I D – 13 I D + 0.045 =0
-3
= 12 – 11.25 x 10 ( 500 + 1.2 x 10 3)
= 12 – 19.125 = -7.125
Practically the value of VDS must be positive hence ID= 11.25 mA is invalid
-3
VDS = VDD – ID (RD + RS) = 12 – 5 x 10 (500 + 1.2 x 10 3) = 12 – 8.5 = 3.5 V
-3 3
VGS = 3 – ID RS = 3- 5 x 10 x 1.2 x 10 = 3 – 6 = -3 V
-3 3
Vs = ID RS = 5 x 10 x 1.2 x 10 = 6V
Note that RG = R1 || R2
Z1 = RG = R1 || R@
Zo’ = rd + gm Rs rd + Rs
Zo’ = rd + Rs ( μ + 1)
Zo = [ rd + gm Rs rd + Rs] || R D
Zo = [ rd + Rs (( μ + 1)] || R D
Av = -gm RD/ 1+ gm Rs + Rs + R / rd D
In this circuit, input is applied between source and gate and output is taken
between drain and gate.
Zi = Rs || Zi’
And
Zi’ = Vi/I
Zi = Rs || Zi’ = Rs || rd + R / 1+gm rd
D
Output Impedance
It is given by
Zo = rd || R D
If rd >> R D
Zo = R D
Voltage gain:
Av = Vo/Vi
Vo = - I R D D
Vi = - Vgs
Av = Vo/ Vi = - Id + R / -Id ( rd + R ) / 1+ gm rd
D D
Av = R (gm rd) / rd = R gm
D D
3.7 Common Drain Amplifier
In this circuit, input is applied between gate and source and output is taken
between source and drain.
V = V +V
s G GS
When a signal is applied to the JFET gate via C ,VG varies with the signal.
1
The following figure shows the low frequency equivalent model for common
drain circuit.
Input Impedance Z i
Zi = RG
Output Impedance Z o
It is given by
Zo = Zo’ || Rs
Vi + Vgs -Vo =0
Vi=0
gm Vgs = Id
But Vgs = Vo
gm Vo = Id
Zo = 1/gm || Rs
Voltage gain (A ) v
It is given by
Av = Vo/Vi
And Id = gm Vgs
But
Vi = -Vgs + Vo
If rd >> Rs
Av = gm Rs / 1+ gm Rs
If gm Rs >> 1
Common drain circuit does not provide voltage gain.& there is no phase shift
between input and output voltages.
When the Early effect has to be accounted for, an output resistor ro can be
added as shown in Figure . The value of ro is given as
r o = |VA|/I where I = ½ kn V 2 ov
D D
The transconductance can be increased by increasing the W/L ratio, and also
increasing the overdrive voltage V . But increasing VOV implies that the
OV
operating point for VDS has to increase in order for the MOSFET to be in the
saturation region. Also, by using the fact that
I = ½ Kn V
D
2
OV = ½ k’n (W/L) V ov 2
V ov = [ 2I / k’n (W/L)] ½
D
gm = [ 2 k’n (W/L) I ] ½ D
This implies that gm is proportional to the square roots of the drain current I ,
D
and W/L.
Where
Voltage gain:
The voltage gain for common source amplifier circuit with load RL is given by
Input Admittance :
Input capacitance
Av = -gm R’d
This input capacitance affects the gain at high frequencies in the operation
of cascaded amplifiers.
In cascaded amplifiers, the output from one stage is used as the input to a
second amplifier. The input impedance of a second stage acts as a shunt
across output of the first stage and Rd is shunted by the capacitance Ci.
Output Admittance:
The output impedance is obtained by looking into the drain with the input
voltage set equal to zero. If Vi = 0 in figure, rd , Cds and Cgd in parallel.
Hence the output admittance with RL considered external to the amplifier is
given by,
Yo = gd + Yds + Ygd
References:
Op-amps and linear integrated circuit technology Book by Ramakant A. Gayakwad
Principles of Analog Electronics Textbook by Giovanni Saggio
Analog electronics Book by Ian Hickman
Analog Electronics with Op-amps: A Source Book of Practical Circuits Book by Anthony Peyton, V. Walsh, and Y.
Walsh