TTL Data Book
TTL Data Book
6, Jan-2000
LS TTL Data
ON Semiconductor
Formerly a Division of Motorola
LS TTL Data
Formerly Titled FAST and LS TTL Data
Please Note: As ON Semiconductor has exited the FAST TTL business, all FAST data sheets have been removed from this publication. For further assistance, please contact your local ON Semiconductor representative.
ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Typical parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including Typicals must be validated for each customer application by customers technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.
http://onsemi.com
2
CONTENTS
Page CHAPTER 1 SELECTION INFORMATION, LS TTL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 CHAPTER 2 CIRCUIT CHARACTERISTICS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 Family Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 LS TTL . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Circuit Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 Input Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Input Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Output Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Output Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 AC Switching Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 LS ESD Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 CHAPTER 3 DESIGN CONSIDERATIONS, TESTING AND APPLICATIONS ASSISTANCE FORM . . . . . . DESIGN CONSIDERATIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Noise Immunity . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Power Consumption . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Fan-In and Fan-Out . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Wired-OR Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Unused Inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Input Capacitance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Line Driving . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Output Rise and Fall Times . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Interconnection Delays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Absolute Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . DEFINITION OF SYMBOLS AND TERMS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Currents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Voltages . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AC Switching Parameters and Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . TESTING . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . DC Test Circuits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AC Test Circuits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . APPLICATIONS ASSISTANCE FORM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 16 16 16 16 18 18 18 18 19 19 20 21 21 21 22 24 24 25 27
CHAPTER 4 DATA SHEETS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 CHAPTER 5 RELIABILITY DATA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 259 RAP Reliability Audit Program . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 261 CHAPTER 6 PACKAGE INFORMATION INCLUDING SURFACE MOUNT . . . . . . . . . . . . . . . . . . . . . . . . . . Surface Mount Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Tape and Reel Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Package Outlines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Worldwide Sales Offices . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Document Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 263 265 266 267 269 270
http://onsemi.com
3
Device SN74LS00 SN74LS04 SN74LS05 SN74LS08 SN74LS14 SN74LS32 SN74LS38 SN74LS42 SN74LS47 SN74LS74A SN74LS76A SN74LS85 SN74LS86 SN74LS109A SN74LS122 SN74LS125A SN74LS132 SN74LS138 SN74LS139 SN74LS145 SN74LS147 SN74LS151 SN74LS153 SN74LS156 SN74LS157 SN74LS161A SN74LS164 SN74LS165 SN74LS166 SN74LS174 SN74LS175 SN74LS193 SN74LS194A SN74LS195A SN74LS221 SN74LS240 SN74LS245 SN74LS247 SN74LS251 SN74LS253 SN74LS257B SN74LS259 SN74LS260 SN74LS273 SN74LS280 SN74LS283 SN74LS298 SN74LS299 SN74LS365A SN74LS373 SN74LS377 SN74LS393 SN74LS541 SN74LS640 SN74LS670 SN74LS682
Description Quad 2-Input NAND Gate . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Hex Inverter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Hex Inverter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Quad 2-Input AND Gate . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Schmitt Triggers Dual Gate/Hex Inverter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Quad 2-Input OR Gate . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Quad 2-Input NAND Buffer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . One-of-Ten Decoder . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . BCD to 7-Segment Decoder/Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Dual DType Positive EdgeTriggered Flip-Flop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Dual JK Flip-Flop with Set and Clear . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-Bit Magnitude Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Quad 2Input Exclusive OR Gate . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Dual JK Positive Edge-Triggered Flip-Flop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Retriggerable Monostable Multivibrators . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Quad 3-State Buffers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Quad 2-Input Schmitt Trigger NAND Gate . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-of-8 Decoder/Demultiplexer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Dual 1-of-4 Decoder/Demultiplexer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-of-10 Decoder/Driver Open-Collector . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-Lineto4Line and 8-Lineto3Line Priority Encoders . . . . . . . . . . . . . . . . . . . . . . . . . 8-Input Multiplexer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Dual 4-Input Multiplexer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Dual 1-of-4 Decoder/Demultiplexer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Quad 2-Input Multiplexer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . BCD Decade Counters/4Bit Binary Counters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Serial-In ParallelOut Shift Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8-Bit Parallel-To-Serial Shift Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8-Bit Shift Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Hex D Flip-Flop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Quad D Flip-Flop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Presettable 4Bit Binary Up/Down Counter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-Bit Bidirectional Universal Shift Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Universal 4-Bit Shift Register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Dual Monostable Multivibrators with SchmittTrigger Inputs . . . . . . . . . . . . . . . . . . . . . . . . . Octal Buffer/Line Driver with 3-State Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Octal Bus Transceiver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . BCDtoSevenSegment Decoders/Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8-Input Multiplexer with 3-State Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Dual 4-Input Multiplexer with 3-State Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Quad 2-Input Multiplexer with 3-State Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8-Bit Addressable Latch . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Dual 5-Input NOR Gate . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Octal D Flip-Flop with Clear . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9-Bit Odd/Even Parity Generators/Checkers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-Bit Binary Full Adder with Fast Carry . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Quad 2-Input Multiplexer with Storage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8-Bit Shift/Storage Register with 3-State Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-State Hex Buffers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Octal Transparent Latch with 3-State Outputs; Octal D-Type Flip-Flop with 3-State Output Octal D Flip-Flop with Enable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Dual 4-Stage Binary Counter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Octal Buffer/Line Driver with 3State Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Octal Bus Transceivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 x 4 Register File with 3-State Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8-Bit Magnitude Comparators . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . http://onsemi.com
4
Page 30 32 34 36 38 41 43 45 49 53 57 59 64 66 69 78 81 84 89 93 97 102 106 110 114 118 124 129 134 139 143 147 153 158 163 169 173 175 180 185 189 194 199 201 205 207 212 217 223 226 232 236 241 244 248 253
http://onsemi.com
5
GENERAL INFORMATION
TTL in Perspective Since its introduction, TTL has become the most popular form of digital logic. It has evolved from the original gold-doped saturated 7400 logic, to Schottky-Clamped logic, and finally to the modern advanced families of TTL logic. The popularity of these TTL families stem from their ease of use, low cost, medium-to-high speed operation, and good output drive capability. Low Power Schottky (LSTTL) was the industry standard logic family for many years. Since its inception, several more modern families have come out, with equal or better TTL Family Comparisons
General Characteristics for Schottky TTL Logic (All Maximum Ratings)
Characteristic Operating Voltage Range Operating Temperature Range Input Current IIN Output Drive Standard Output IOH IOL ISC IOH Buffer Output IOL ISC Symbol VCC TA IIH IIL 74LSxxx 5 5% 0 to 70 20 400 0.4 8.0 20 to 100 15 24 40 to 225 Unit Vdc C A mA mA mA mA mA mA
performance. We therefore recommend the VHC, High Speed and FACT products for all new 5.0 Volt designs. Further improvements in power reduction can be achieved using the LVX, LCX or VCX running at 3.3 Volts. Improvements in electrostatic discharge susceptibility in these newer CMOS products now make them the obviate the need for LSTTL in new designs. The VHC family is faster and lower power with similar drive characteristics compared to LSTTL. We highly recommend new designs use one or more of these CMOS families.
NOTES: 1. Specifications are shown for the following conditions: NOTES: 1. a) VCC = 5.0 Vdc (AC), NOTES: 1. b) TA = 25C, NOTES: 1. c) CL = 15 pF.
http://onsemi.com
6
Functional Selection
Abbreviations
S A B = Synchronous = Asynchronous = Both Synchronous and Asynchronous
Inverters
Description Hex Type of Output 2S OC No. 04 05
Multiplexers
Description Quad 2-to-1, Non-Inverting Quad 2-to-1, Inverting Dual 4-to-1, Non-Inverting Type of Output 2S No. 08 8-to-1 Type of Output 2S 3S 3S 2S 3S 2S 3S 2S No. 157 257B 258B 153 253 151 251 298
AND Gates
Description Quad 2-Input
NAND Gates
Description Quad 2-Input Type of Output 2S No. 00
Encoders
Description 10-to-4-Line BCD 8-to-3-Line Priority Encoder Type of Output 2S 2S No. 147 148
OR Gates
Description Quad 2-Input Type of Output 2S
Register Files
No. 32 Description 4x4 Type of Output 3S No. 670
NOR Gates
Description Dual 5-Input Type of Output 2S
Decoders/Demultiplexers
No. 260 Description Dual 1-of-4 Type of Output 2S OC 2S 2S No. 139 156 138 42
Exclusive OR Gates
Description Quad 2-Input Type of Output 2S No. 86 1-of-8 1-of-10
Latches
Description No. of Bits 8 8 Type of Output 3S 2S No. 373 259
Schmitt Triggers
Description Hex, Inverting Quad 2-Input NAND Gate Type of Output 2S 2S No. 14 132 Transparent, Non-Inverting Addressable
SSI Flip-Flops
Description Dual D w/Set & Clear Dual JK w/Set & Clear Individual J, K, CP, SD, CD Inputs Dual JK w/Set & Clear Clock Edge Pos Neg Pos No. 74A 76A 109A
http://onsemi.com
7
Shift Registers
No. of Bits 8 8 8 4 4 8 Type of Output 2S 2S 2S 2S 2S 3S Mode* SR X X X X X X SL Hold X X X X Reset A A A A A No. 164 165 166 194A 195A 299
Description Serial In-Parallel Out Parallel In-Serial Out Parallel In-Parallel Out Parallel In-Parallel Out, Bidirectional
* SR = Shift Right * SL = Shift Left
X X
Load
Set
Reset X
No. 393*
MSI Flip-Flops/Registers
Description D-Type, Non-Inverting No. of Bits 4 6 8 8 4 Type of Output 2S 2S 2S 3S 2S Set or Reset A A A Clock Enable X No. 377 174 273 374 175
Arithmetic Operators
Description 4-Bit Adder No. 283
Buffers/Line Drivers
Description Quad 2-Input NAND Quad, Non-Inverting Hex, Non-Inverting P=Q X X X X P>Q X X X P<Q X No. 85 682 684 688 Hex, Inverting Octal, Non-Inverting Bus Pinout Octal, Inverting 3S 3S 3S Type of Output OC 3S 3S No. 38 125A 126A 365A 367A 368A 244 541 240
Magnitude Comparators
Description 4-Bit 8-Bit 8-Bit with Output Enable Type of Output 2S 2S 2S 2S
http://onsemi.com
8
http://onsemi.com
9
CIRCUIT CHARACTERISTICS
FAMILY CHARACTERISTICS
LS TTL CIRCUIT FEATURES
The Low Power Schottky (LS TTL) family combines a current and power reduction improvement over standard 7400 TTL by a factor of 5. This is accomplished by using Schottky diode clamping to prevent saturation and advanced processing.
Circuit features of the LS are best understood by examining the TTL 2-input NAND gate (Figure 1). While LS has been a popular series in the past, more modern products such as VHC should be replacing LSTTL in new designs. For applications where high drive is required, FACT is an ideal choice.
110
VCC
18K A D1 D3
7.6K Q2 Q4 5K
B D2 D4 15K 2.8K
Q1 Q5 3.5K Q3
OUTPUT
http://onsemi.com
10
INPUT CONFIGURATION
ON Semiconductor LSTTL circuits do not use the multi-emitter input structure that originally gave TTL its name. Most LS elements use a DTL type input circuit with Schottky diodes to perform the AND function, as exemplified by D3 and D4 in Figure 1. Compared to the classical multi-emitter structure, this circuit is faster and increases the input breakdown voltage. Inputs of this type are tested for leakage with an applied input voltage of 7.0 V and the input breakdown voltage is typically 15 V or more. Another input arrangement often used in LS MSI has three diodes connected as shown in Figure 2. This configuration gives a slightly higher input threshold than that of Figure 1. A third input configuration that is sometimes used in LS TTL employs a vertical PNP transistor as shown in Figure 3. This arrangement also gives a higher input threshold and has
VCC
the additional advantage of reducing the amount of current that the signal source must sink. Both the diode cluster arrangement and the PNP input configuration have breakdown voltage ratings greater than 7.0 V. All inputs are provided with clamping diodes, exemplified by D1 and D2 in Figure 1. These diodes conduct when an input signal goes negative, which limits undershoot and helps to control ringing on long signal lines following a HIGH-to-LOW transition. These diodes are intended only for the suppression of transient currents and should not be used as steady-state clamps in interface applications. A clamp current exceeding 2.0 mA and with a duration greater than 500 ns can activate a parasitic lateral NPN transistor, which in turn can steal current from internal nodes of an LS circuit and thus cause logic errors.
VCC
Figure 4 shows the typical input characteristics of LS. Typical transfer characteristics can be found in Figure 5 and
0 100 LS I IN ( A) 200 300 400 TA = 25C VCC = 5 V 0 0.2 0.4 0.6 0.8 1 1.2 VIN (VOLTS) 1.4 1.6 1.8 2
TA = 25C VCC = 5 V
3 LS 2
0.5
2.5
http://onsemi.com
11
OUTPUT CONFIGURATION
The output circuitry of LSTTL has several features not found in conventional TTL. A few of these features are discussed below. Referring to Figure 1, the base of the pull-down output transistor Q5 is returned to ground through Q3 and a pair of resistors instead of through a simple resistor. This arrangement is called a squaring network since it squares up the transfer characteristics (Figure 5) by preventing conduction in the phase splitter Q1 until the input voltage rises high enough to allow Q1 to supply base current to Q5. The squaring network also improves the propagation delay by providing a low resistance path to discharge capacitance at the base of Q5 during turn-off. The output pull-up circuit is a 2-transistor Darlington circuit with the base of the output transistor returned through
a 5.0K resistor to the output terminals, unlike 74H and 74S where it is returned to ground which is a more power consuming configuration. This configuration allows the output to pull up to one VBE below VCC for low values of output current. Figure 6 shows the extra circuitry used to obtain the high Z condition in 3-state outputs. When the Output Enable signal is HIGH, both the phase splitter and the Darlington pull-up are turned off. In this condition the output circuitry is non-conducting, which allows the outputs of two or more such circuits to be connected together in a bus application wherein only one output is enabled at any particular time.
VCC
OUTPUT CHARACTERISTICS
Figure 7 shows the LOW-state output characteristics for LS. For LOW IOL values, the pull-down transistor is
1 V OL , OUTPUT VOLTAGE (VOLTS) TA = 25C VCC = 4.5 V LS00
clamped out of deep saturation to shorten the turn-off delay. Figure 8 shows the HIGH-state output characteristics.
1 V OL , OUTPUT VOLTAGE (VOLTS) LS240 TA = 25C VCC = 4.5 V
0.5
0.5
http://onsemi.com
12
4 V OH, OUTPUT VOLTAGE (VOLTS) V OH, OUTPUT VOLTAGE (VOLTS) TA = 25C VCC = 5.5 V 3
2 LS00 1
50
100
150
50
100
150
200
AC SWITCHING CHARACTERISTICS
The propagation through a logic element depends on power supply voltage, ambient temperature, and output load. The effect of each of these parameters on ac propagation is shown in Figures 9 through 11. Propagation delays are specified with only one output switching, the delay through a logic-element will increase to some extent when multiple outputs switch simultaneously due to inductance internal to the IC package.
+4 t PD , PROPAGATION DELAY CHANGE (ns) VCC = 5 V CL = 15 pF LS00 +2 tPLH 0 tPHL 2
For LS TTL, limits are guaranteed at 25C, VCC = 5.0 V, and CL = 15 pF (normally, resistive load has minimal effect on propagation delay) TTL limits are guaranteed over the commercial or military temperature and supply voltage ranges and with CL = 50 pF.
4 75
4 25 +25 +75 TA, AMBIENT TEMPERATURE (C) +125 4.5 4.75 5 5.25 VCC, SUPPLY VOLTAGE (V) 5.5
Figure 9.
Figure 10.
http://onsemi.com
13
16
12 tPLH 8 tPHL
20
40
60
80
100
Figure 11. *
ESD CHARACTERISTICS
Electrostatic Discharge (ESD) sensitivity for ON Semiconductor TTL is characterized using several methodologies (HBM, MM, CDM). It is extremely important to understand that ESD sensitivity values alone are not sufficient when comparing devices. In an attempt to reduce correlation problems between various pieces of test equipment, all of which meet Mil-Std-883C requirements, tester specific information as well as actual device ESD
hardness levels are given in controlled documents and are available upon request. The continuing improvements of ESD sensitivity through redesigns of ON Semiconductor TTL has resulted in minimum ESD levels for all new products and redesigns of >3500 volts for LS. For device specific values reference the following specification: LS: 12MRM 93831A
http://onsemi.com
14
http://onsemi.com
15
DESIGN CONSIDERATIONS
NOISE IMMUNITY
When mixing TTL families it is often desirable to know the guaranteed noise immunity for both LOW and HIGH logic levels. Table 2 lists the guaranteed logic levels for various TTL families and can be used to calculate noise margin. Table 3 specifies these noise margins for systems
containing LS, S, and/or ALS TTL. Note that Table 3 represents worst case limits and assumes a maximum power supply and temperature variation across the ICs which are interconnected, as well as maximum rated load. Increased noise immunity can be achieved by designing with decreased maximum allowable operating ranges.
VOL and VOH are the voltages generated at the output VIL and VIH are the voltage required at the input to generate the appropriate levels. The numbers given above are guaranteed worst-case values.
POWER CONSUMPTION
With the exception of ECL, all logic families exhibit increased power consumption at high frequencies. Care must be taken when switching multiple gates at high frequencies to assure that their combined dissipation does not exceed package and/or device capabilities. TTL devices are more efficient at high frequencies than CMOS.
In order to simplify designing with ON Semiconductor TTL devices, the input and output loading parameters of all families are normalized to the following values:
1 TTL Unit Load (U.L.) = 40 A in the HIGH state (Logic 1) 1 TTL Unit Load (U.L.) = 1.6 mA in the LOW state (Logic 0)
http://onsemi.com
16
Input loading and output drive factors of all products described in this handbook are related to these definitions.
EXAMPLES INPUT LOAD
1. A 7400 gate, which has a maximum IIL of 1.6 mA and IIH of 40 A is specified as having an input load factor of 1 U.L. (Also called a fan-in of 1 load.)
2. The 74LS95B which has a value of IIL = 0.8 mA and IIH of 40 A on the CP terminal, is specified as having an input LOW load factor of:
0.8 mA or 0.5 U.L. 1.6 mA and an input HIGH load factor of 40 A 40 A or 1 U.L.
3. The 74LS00 gate which has an IIL of 0.4 mA and an IIH of 20 A, has an input LOW load factor of:
0.4 mA or 0.25 U.L. an input HIGH load factor of 1.6 mA EXAMPLES OUTPUT DRIVE 20 A 40 A or 0.5 U.L.
1. The output of the 7400 will sink 16 mA in the LOW (logic 0) state and source 800 A in the HIGH (logic 1) state. The normalized output LOW drive factor is therefore:
16 mA = 10 U.L. 1.6 mA and the output HIGH drive factor is 800 A or 20 U.L. 40 A
2. The output of the 74LS00 will sink 8.0 mA in the LOW state and source 400 A in the HIGH state. The normalized output LOW drive factor is:
8.0 mA = 5 U.L. 1.6 mA and the output HIGH drive factor is 400 A or 10 U.L. 40 A
Relative load and drive factors for the basic TTL families are given in Table 4.
Table 4.
INPUT LOAD FAMILY HIGH 74LS00 7400 9000 74H00 74S00 74 ALS 0.5 U.L. 1 U.L. 1 U.L. 1.25 U.L. 1.25 U.L 0.5 U.L LOW 0.25 U.L. 1 U.L. 1 U.L. 1.25 U.L. 1.25 U.L. 0.0625 U.L HIGH 10 U.L. 20 U.L. 20 U.L. 25 U.L. 25 U.L. 10 U.L. LOW 5 U.L. 10 U.L. 10 U.L. 12.5 U.L. 12.5 U.L. 5 U.L. OUTPUT DRIVE
Values for MSI devices vary significantly from one element to another. Consult the appropriate data sheet for actual characteristics.
http://onsemi.com
17
WIREDOR APPLICATIONS
Certain TTL devices are provided with an open collector output to permit the Wired-OR (actually Wired-AND) function. This is achieved by connecting open collector outputs together and adding an external pull-up resistor.
MINIMUM AND MAXIMUM PULL-UP RESISTOR VALUES RX(MIN) VCC(MAX) VOL IOL N2(LOW) 1.6 mA where: Rx N1 N2 IOH = ICEX IOL VOL VOH VCC
The value of the pull-up resistor is determined by considering the fan-out of the OR tie and the number of devices in the OR tie. The pull-up resistor value is chosen from a range between maximum value (established to maintain the required VOH with all the OR tied outputs HIGH) and a minimum value (established so that the OR tie fan-out is not exceeded when only one output is LOW).
RX(MAX) =
= External Pull-up Resistor = Number of Wired-OR Outputs = Number of Input Unit Loads (U.L.) being Driven = Output HIGH Leakage Current = LOW Level Fan-out Current of Driving Element = Output LOW Voltage Level (0.5 V) = Output HIGH Voltage Level (2.4 V) = Power Supply Voltage
Example: Four 74LS03 gate outputs driving four other LS gates or MSI inputs.
RX(MIN) = 5.25 V 0.5 V = 8.0 mA 1.6 mA 4.75 V = 742 6.4 mA 2.35 V = 4.9 k 0.48 mA
RX(MAX) =
4.75 V 2.4 V 4 100 A + 2 40 A = where: N1 N2 (HIGH) N2 (LOW) IOH IOL VOL VOH
=4 = 4 0.5 U.L. = 2 U.L. = 4 0.25 U.L. = 1 U.L. = 100 A = 8.0 mA = 0.5 V = 2.4 V
Any value of pull-up resistor between 742 and 4.9 k can be used. The lower values yield the fastest speeds while the higher values yield the lowest power dissipation.
UNUSED INPUTS
For best noise immunity and switching speed, unused TTL inputs should not be left floating, but should be held between 2.4 V and the absolute maximum input voltage. Two possible ways of handling unused inputs are: 1. Connect unused input to VCC, LS TTL inputs have a breakdown voltage >7.0 V and require, therefore no series resistor. 2. Connect the unused input to the output of an unused gate that is forced HIGH. CAUTION: Do not connect an unused LS input to another input of the same NAND or AND function. This method, recommended for normal TTL, increases the input coupling capacitance and thus reduces the ac noise immunity.
INPUT CAPACITANCE LINE DRIVING
As a rule of thumb, LS TTL inputs have an average capacitance of 5.0 pF for DIP packages. For an input that serves more than one internal function, each additional function adds approximately 1.5 pF.
Because of its superior capacitive drive characteristics, TTL logic is often used in line driving applications which require various termination techniques to maintain signal
http://onsemi.com
18
integrity. Parameters associated with this application are listed in Table 5. It is also often necessary to construct load lines to determine reflection waveforms in line driving applications. The input and output characteristics graphs of Section 2 (Figures 4, 7, and 8) can be very useful for this purpose.
OUTPUT RISE AND FALL TIMES
provide important information in determining reflection waveforms and crosstalk coefficients. Typical rise and fall times are approximately 6 ns for LS with a 50 pF load (measured 10 90%). Output rise and fall times become longer as capacitive load is increased.
INTERCONNECTION DELAYS
For those parts of a system in which timing is critical, designers should take into account the finite delay along the interconnections. These range from about 0.12 to 0.15 ns/inch for the type of interconnections normally used in TTL systems. Exceptions occur in systems using ground planes to reduce ground noise during a logic transition; ground planes give higher distributed capacitance and delays of about 0.15 to 0.22 ns/inch. Most interconnections on a logic board are short enough that the wiring and load capacitance can be treated as a lumped capacitance for purposes of estimating their effect
on the propagation delay of the driving circuit. When an interconnection is long enough that its delay is one-fourth to one-half of the signal transition time, the driver output waveform exhibits noticeable slope changes during a transition. This is evidence that during the initial portion of the output voltage transition the driver sees the characteristic impedance of the interconnection (normally 100 to 200 ), which for transient conditions appears as a resistor returned to the quiescent voltage existing just before the beginning of the transition. This characteristic impedance forms a voltage divider with the driver output impedance, tending to produce a signal transition having the same rise or fall time as in the no-load condition but with a reduced amplitude. This attenuated signal travels to the far end of the interconnection, which is essentially an unterminated transmission line, whereupon the signal starts doubling. Simultaneously, a reflection voltage is generated which has the same amplitude and polarity as the original signal, e.g., if the driver output signal is positive-going the reflection will be positive-going, and as it travels back toward the driver it adds to the line voltage. At the instant the reflection arrives at the driver it adds algebraically to the still-rising driver output, accelerating the transition rate and producing the noticeable change in slope.
http://onsemi.com
19
If an interconnection is of such length that its delay is longer than half the signal transition time, the attenuated output of the driver has time to reach substantial completion before the reflection arrives. In the limit, the waveform observed at the driver output is a 2-step signal with a pedestal. In this circumstance the first load circuit to receive a full signal is the one at the far end, because of the doubling effect, while the last one to receive a full signal is the one nearest the driver since it must wait for the reflection to complete the transition. Thus, in a worst-case situation, the net contribution to the overall delay is twice the delay of the interconnection because the initial part of the signal must travel to the far end of the line and the reflection must return. When load circuits are distributed along an interconnection, the input capacitance of each will cause a small reflection having a polarity opposite that of the signal
transition, and each capacitance also slows the transition rate of the signal as it passes by. The series of small reflections, arriving back at the driver, is subtractive and has the effect of reducing the apparent amplitude of the signal. The successive slowing of the transition rate of the transmitted signal means that it takes longer for the signal to rise or fall to the threshold level of any particular load circuit. A rough but workable approach is to treat the load capacitances as an increase in the intrinsic distributed capacitance of the interconnection. Increasing the distributed capacitance of a transmission line reduces its impedance and increases its delay. A good approximation for ordinary TTL interconnections is that distributed load capacitance decreases the characteristic impedance by about one-third and increases the delay by one-half.
ABSOLUTE MAXIMUM RATINGS (above which the useful life may be impaired)
*Either input voltage limit or input current limit is sufficient to protect the inputs Circuits with 5.5 V maximum limits are listed below.
http://onsemi.com
20
VOLTAGES All voltages are referenced to ground. Negative voltage limits are specified as absolute values (i.e., 10 V is greater than 1.0 V). VCC VIK(MAX) Supply voltage The range of power supply voltage over which the device is guaranteed to operate within the specified limits. Input clamp diode voltage The most negative voltage at an input when the specified current is forced out of that input terminal. This parameter guarantees the integrity of the input diode which is intended to clamp negative ringing at the input terminal. Input HIGH voltage The range of input voltages recognized by the device as a logic HIGH. Minimum input HIGH voltage The minimum allowed input HIGH in a logic system. This value represents the guaranteed input HIGH threshold for the device. Input LOW voltage The range of input voltages recognized by the device as a logic LOW. Maximum input LOW voltage The maximum allowed input LOW in a system. This value represents the guaranteed input LOW threshold for the device. Output HIGH voltage The minimum guaranteed voltage at an output terminal for the specified output current IOH and at the minimum value of VCC. Output LOW voltage The maximum guaranteed voltage at an output terminal sinking the maximum specified load current IOL. Positive-going threshold voltage The input voltage of a variable threshold device (ie., Schmitt Trigger) that is interpreted as a VIH as the input transition rises from below VT(MIN). Negative-going threshold voltage The input voltage of a variable threshold device (ie., Schmitt Trigger) that is interpreted as a VIL as the input transition falls from above VT+(MAX).
http://onsemi.com
21
AC SWITCHING PARAMETERS AND WAVEFORMS tPLH LOW-TO-HIGH propagation delay time : The time delay between specified reference points, typically 1.3 V for LS, on the input and output voltage waveforms, with the output changing from the defined LOW level to the defined HIGH level. HIGH-TO-LOW propagation delay time: The time delay between specified reference points, typically 1.3 V for LS, on the input and output voltage waveforms, with the output changing from the defined HIGH level to the defined LOW level. For Inverting Function For Non-Inverting
tPHL
VIN Vout
tPHL tPLH
VIN
tPLH
tPHL
Vout
tr tf
Waveform Rise Time: LOW to HIGH logic transition time, measured from the 10% to 90% points of the waveform. Waveform Fall Time: HIGH to LOW logic transition time, measured the 90% to the 10% points of the waveform.
tr 90% 90% tf
10%
10%
tPHZ
Output disable time: HIGH to Z The time delay between the specified reference points on the input and output voltage waveforms, with the 3-state output changing from the defined HIGH level to a high impedance (OFF) state. Reference point on the output voltage waveform is VOH 0.5 V for LS and VOH 0.3 V for FAST. Output enable time: Z to HIGH The time delay between the specified reference points on the input and output voltage waveforms, with the 3-state output changing from a high impedance (OFF) state to a HIGH level.
Enable
tPZH
Enable tPZH
Vout
http://onsemi.com
22
tPLZ
Output disable time: LOW to Z The time delay between the specified reference points on the input and output voltage waveforms, with the 3-state output changing from the defined LOW level to a high impedance (OFF) state. Reference point on the output voltage waveform is VOL + 0.5 V for LS. Output enable time: Z to LOW The time delay between the specified reference points on the input and output voltage waveforms with the 3-state output changing from a high impedance (OFF) state to a HIGH level.
Enable
tPZL
tPLZ
trec
Recovery time Time required between an asynchronous signal (SET, RESET, CLEAR or PARALLEL load) and the active edge of a synchronous control signal, to insure that the device will properly respond to the synchronous signal.
Asynch
Asynch trec
Control
th
Hold Time The interval of time from the active edge of the control signal (usually the clock) to when the data to be recognized is no longer required to ensure proper interpretation of the data. A negative hold time indicates that the data may be removed at some time prior to the active edge of the control signal. Setup time The interval of time during which the data to be recognized is required to remain constant prior to the active edge of the control signal to ensure proper data recognition. A negative setup time indicates that data may be initiated sometime after the active transition of the timing pulse and still be recognized.
ts
http://onsemi.com
23
tw or tpw
Pulse width The time between the specified amplitude points (1.3 V for LS) on the leading and trailing edges of a pulse.
twL
twH
fMAX
Toggle frequency/operating frequency The maximum rate at which clock pulses meeting the clock requirements (ie., tWH, tWL, and tr, tf) may be applied to a sequential circuit. Above this frequency the device may cease to function. Guaranteed maximum clock frequency The lowest possible value for fMAX.
fMAXmin
The following test circuits and forcing functions represent ON Semiconductors typical DC test procedures.
VOH AND VOL TESTS Force IOHMAX or IOLMAX Measure VOH or VOL IIHH, IIH AND IIL TESTS Force 7, 5.5, 2.7, or 0.4 V Measure IIHH, IIH, or IIL VIHMIN or VILMAX VIHMIN or VILMAX DUT Io DUT + Vo Vi IOS TEST Measure IOS DUT
IOH, IOZH, and IOZL TESTS Force 5.5, 2.4, or 0.4 V Measure IO DUT Io
Vo
GND or 4.5 V*
DUT
Outputs Open
*Unless otherwise indicated, input conditions are selected to produce a worst case condition.
http://onsemi.com
24
AC TEST CIRCUITS
The following test circuits and conditions represent ON Semiconductors typical test procedures. AC waveforms and terminology can be found on pages 22 to 24.
FUNCTIONAL TESTING OF TTL IN A NOISY ENVIRONMENT/DYNAMIC THRESHOLD
Testing noise (noise generated by the test system itself and noise generated by TTL devices under test interacting with the test system) adds to, or subtracts from the threshold voltage applied to the TTL device under test. For this reason ON Semiconductor does not recommend functional testing of TTL devices using threshold levels of 0.8 V and 2.0 V.
VOUT Trigger Threshold
Instead, good TTL testing techniques call for hard levels of less than 0.5 V VIL and greater than 2.4 V VIH to be applied for functional testing. Input threshold voltages should be tested separately, and only (for noise reasons above) after setting the device state with a hard level.
VOH
VOL
VIN
Dynamic Threshold Region of output instability; Dynamic Noise contribution to apparent input threshold
The VIN versus VOUT plot shows the practical effect of testing noise on a logic IC device. The actual device Trigger threshold is represented by the initial low to high output transition. The device will oscillate if the input voltage does not exceed the trigger threshold plus the noise generated by the interaction of the test system or given application with the device. The Dynamic threshold (that creates Quiescent outputs), is the input logic level required to overcome the interactive DYNAMIC NOISE generated by a device switching states.
The amount of interactive DYNAMIC NOISE can be characterized by the difference between the Trigger threshold and the Dynamic threshold of the device under test. A simple number cannot be assigned to this parameter as it is heavily dependent on any given application or test environment. So although the Trigger threshold of any given device will correlate well between any test system, the correlation of Dynamic threshold cannot be made directly and will have meaning only in a relative sense.
http://onsemi.com
25
DUT 15 pF*
VOUT
* The specified propagation delay limits can be guaranteed with a 15 ns input rise time on all parameters except those requiring narrow pulse widths. Any frequency measurement over 15 MHz or pulse width less than 30 ns must be performed with a 6 ns input rise time.
DUT
VOUT
RL
CL
http://onsemi.com
26
Company:
http://onsemi.com
28
http://onsemi.com
29
http://onsemi.com
14 1
ORDERING INFORMATION
Device SN74LS00N SN74LS00D Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
30
SN74LS00
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VOL Out ut Output LOW Voltage 0.35 IIH IIL IOS In ut Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current ICC Total, Output HIGH Total, Output LOW 1.6 4.4 mA VCC = MAX 20 0.4 100 0.5 20 V A mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
31
http://onsemi.com
7 GND
14 1
ORDERING INFORMATION
Device SN74LS04N SN74LS04D Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
32
SN74LS04
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VOL Out ut Output LOW Voltage 0.35 IIH IIL IOS In ut Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current ICC Total, Output HIGH Total, Output LOW 2.4 6.6 mA VCC = MAX 20 0.4 100 0.5 20 V A mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
33
http://onsemi.com
* 1 2 3
* 4 5
* 6 7 GND
14 1
ORDERING INFORMATION
Device SN74LS05N SN74LS05D Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
34
SN74LS05
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK IOH VOL Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Current 0.25 Out ut Output LOW Voltage 0.35 IIH IIL In ut Input HIGH Current 0.1 Input LOW Current Power Supply Current ICC Total, Output HIGH Total, Output LOW 2.4 6.6 mA VCC = MAX 0.4 0.5 20 V A mA mA IOL = 8.0 mA 0.65 Min 2.0 0.8 1.5 100 0.4 Typ Max Unit V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, VOH = MAX IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
mA
V
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V
http://onsemi.com
35
http://onsemi.com
7 GND
14 1
ORDERING INFORMATION
Device SN74LS08N SN74LS08D Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
36
SN74LS08
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VOL Out ut Output LOW Voltage 0.35 IIH IIL IOS In ut Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current ICC Total, Output HIGH Total, Output LOW 4.8 8.8 mA VCC = MAX 20 0.4 100 0.5 20 V A mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
37
SN74LS14
http://onsemi.com
14 1
7 GND
14 1
ORDERING INFORMATION
mA mA Device SN74LS14N SN74LS14D Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
38
SN74LS14
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VT+ VT VT+ VT VIK VOH VO OL IT+ IT IIH IIL IOS Parameter Positive-Going Threshold Voltage Negative-Going Threshold Voltage Hysteresis Input Clamp Diode Voltage Output HIGH Voltage Output LOW Voltage 0.35 Input Current at Positive-Going Threshold Input Current at Negative-Going Threshold Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current ICC Total, Output HIGH , 12 Total, Output LOW Note 1: Not more than one output should be shorted at a time, nor for more than 1 second. 21 20 8.6 0.4 100 16 mA VCC = MAX 0.14 0.18 1.0 20 0.5 V mA mA A mA mA mA 2.7 Min 1.5 0.6 0.4 0.8 0.65 3.4 0.25 0.4 1.5 Typ Max 2.0 1.1 Unit V V V V V V Test Conditions VCC = 5.0 V VCC = 5.0 V VCC = 5.0 V VCC = MIN, IIN = 18 mA VCC = MIN, IOH = 400 A, VIN = VIL VCC = MIN, IOL = 4.0 mA, VIN = 2.0 V VCC = MIN, IOL = 8.0 mA, VIN = 2.0 V VCC = 5.0 V, VIN = VT+ VCC = 5.0 V, VIN = VT VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX, VOUT = 0 V
VOUT
1.3 V
1.3 V
Figure 1. AC Waveforms
http://onsemi.com
39
SN74LS14
5 V O , OUTPUT VOLTAGE (VOLTS) 4 2 V T , THRESHOLD VOLTAGE (VOLTS) V T, HYSTERESIS (VOLTS)
VCC = 5 V TA = 25C
TA = 25C VT+
1.6
1.2 VT 0.8
DVT
0.4
0.4
1.8
0 4.5
5.5
125
http://onsemi.com
40
http://onsemi.com
7 GND
14 1
ORDERING INFORMATION
Device SN74LS32N SN74LS32D Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
41
SN74LS32
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current Total, Output HIGH Total, Output LOW 20 0.4 100 6.2 9.8 0.5 20 V A mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
42
http://onsemi.com
* 1 2 3 4 5 6
* 7 GND
14 1
ORDERING INFORMATION
Device SN74LS38N SN74LS38D Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
43
SN74LS38
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK IOH VO OL Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Current 0.25 Output LOW Voltage 0.35 IIH IIL ICC Input HIGH Current 0.1 Input LOW Current Power Supply Current Total, Output HIGH Total, Output LOW 0.4 2.0 12 0.5 20 V A mA mA IOL = 24 mA 0.65 Min 2.0 0.8 1.5 250 0.4 Typ Max Unit V V V A V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, VOH = MAX IOL = 12 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.4 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX
mA
http://onsemi.com
44
http://onsemi.com
16 1
ORDERING INFORMATION
Device SN74LS42N SN74LS42D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
45
SN74LS42
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 A0 15 A1 14 A2 13 A3 12 9 11 8 10 7 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 0 2 1 3 2 4 3 5 4 6 5 7 6 8 GND
LOADING (Note a) PIN NAMES A0 A3 0 to 9 Address Inputs Outputs, Active LOW HIGH 0.5 U.L. 10 U.L. LOW 0.25 U.L. 5 U.L.
LOGIC SYMBOL
15 14 13 12
A0
A1
A2
A3
0 1 2 3 4 5 6 7 8 9
LOGIC DIAGRAM
A0
15
A1
14
A2
13
A3
12
10
11
http://onsemi.com
46
SN74LS42
FUNCTIONAL DESCRIPTION The LS42 decoder accepts four active HIGH BCD inputs and provides ten mutually exclusive active LOW outputs, as shown by logic symbol or diagram. The active LOW outputs facilitate addressing other MSI units with LOW input enables. The logic design of the LS42 ensures that all outputs are HIGH when binary codes greater than nine are applied to the inputs. The most significant input A3 produces a useful inhibit function when the LS42 is used as a one-of-eight decoder. The A3 input can also be used as the Data input in an 8-output demultiplexer application.
TRUTH TABLE
A0 L H L H L H L H L H L H L H L H A1 L L H H L L H H L L H H L L H H A2 L L L L H H H H L L L L H H H H A3 L L L L L L L L H H H H H H H H 0 L H H H H H H H H H H H H H H H 1 H L H H H H H H H H H H H H H H 2 H H L H H H H H H H H H H H H H 3 H H H L H H H H H H H H H H H H 4 H H H H L H H H H H H H H H H H 5 H H H H H L H H H H H H H H H H 6 H H H H H H L H H H H H H H H H 7 H H H H H H H L H H H H H H H H 8 H H H H H H H H L H H H H H H H 9 H H H H H H H H H L H H H H H H
http://onsemi.com
47
SN74LS42
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current 20 0.4 100 13 0.5 20 V A mA mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
AC WAVEFORMS
VIN
1.3 V tPHL
VIN
1.3 V tPHL
VOUT
VOUT
1.3 V
Figure 1.
Figure 2.
http://onsemi.com
48
http://onsemi.com
16 1
16 1
ORDERING INFORMATION
Device SN74LS47N SN74LS47D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
mA
mA
VO(off) IO(on)
15 24
V mA
49
SN74LS47
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 f 15 g 14 a 13 b 12 c 11 d 10 e 9
1 B
2 C
6 D
7 A
8 GND
LT BI / RBO RBI
LOADING (Note a) PIN NAMES A, B, C, D RBI LT BI/RBO a, to g BCD Inputs RippleBlanking Input LampTest Input Blanking Input or RippleBlanking Output Outputs HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 0.5 U.L. 1.2 U.L. OpenCollector LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 0.75 U.L. 2.0 U.L. 15 U.L.
NOTES: a) 1 Unit Load (U.L.) = 40 mA HIGH, 1.6 mA LOW. b) Output current measured at VOUT = 0.5 V b) The Output LOW drive factor is 15 U.L. for Commercial (74) Temperature Ranges.
LOGIC SYMBOL
7 1 2 6 3 5
b c d
http://onsemi.com
50
SN74LS47
LOGIC DIAGRAM
a A b B INPUT C D d BLANKING INPUT OR RIPPLE-BLANKING OUTPUT d c c OUTPUT b a
10 11 12 13 14 15
TRUTH TABLE
INPUTS DECIMAL OR FUNCTION 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 BI RBI LT OUTPUTS
LT H H H H H H H H H H H H H H H H X H L
RBI H X X X X X X X X X X X X X X X X L X
D L L L L L L L L H H H H H H H H X L X
C L L L L H H H H L L L L H H H H X L X
B L L H H L L H H L L H H L L H H X L X
A L H L H L H L H L H L H L H L H X L X
BI/RBO H H H H H H H H H H H H H H H H L L H
a L H L L H L H L L L H H H L H H H H L
b L L L L L H H L L L H H L H H H H H L
c L L H L L L L L L L H L H H H H H H L
d L H L L H L L H L H L L H L L H H H L
e L H L H H H L H L H L H H H L H H H L
f L H H H L L L H L L H H L L L H H H L
g H H L L L L L H L L L L L L L H H H L
NOTE A A
B C D
H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial NOTES: (A) BI/RBO is wire-AND logic serving as blanking Input (BI) and/or ripple-blanking output (RBO). The blanking out (BI) must be open or held at a HIGH level when output functions 0 through 15 are desired, and ripple-blanking input (RBI) must be open or at a HIGH level if blanking of a decimal 0 is not desired. X = input may be HIGH or LOW. (B) When a LOW level is applied to the blanking input (forced condition) all segment outputs go to a LOW level regardless of the state of any other input condition. (C) When ripple-blanking input (RBI) and inputs A, B, C, and D are at LOW level, with the lamp test input at HIGH level, all segment outputs go to a HIGH level and the ripple-blanking output (RBO) goes to a LOW level (response condition). (D) When the blanking input/ripple-blanking output (BI/RBO) is open or held at a HIGH level, and a LOW level is applied to lamp test input, all segment outputs go to a LOW level.
http://onsemi.com
51
SN74LS47
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VO OH VO OL IO (off) VO (on) ( ) IIH IIL IOS BI / RBO ICC Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage BI / RBO Voltage, Output LOW Voltage g BI / RBO Off-State Output Current a thru g On-State Output Voltage g a thru g Input HIGH Current Input LOW Current BI / RBO Any Input except BI / RBO Output Short Circuit Current (Note 1) Power Supply Current 0.3 7.0 0.25 0.35 2.4 24 0.65 4.2 42 0.25 0.35 0.4 0.5 250 0.4 0.5 20 0.1 1.2 0.4 2.0 13 Min 2.0 0.8 1.5 Typ Max Unit V V V V V V A V V A mA mA mA mA Test Conditions Guaranteed Input HIGH Theshold Voltage for All Inputs Guaranteed Input LOW Threshold Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = 50 A, VIN = VIN or VIL per Truth Table IOL = 1.6 mA IOL = 3.2 mA VCC = MIN, VIN = VIN or VIL per Truth Table
VCC = MAX, VIN = VIN or VIL per Truth Table, VO (off) = 15 V IO (on) = 12 mA IO (on) = 24 mA VCC = MAX, VIN = VIH or VIL per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX, VOUT = 0 V VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
AC WAVEFORMS
VIN
1.3 V tPHL
VIN
1.3 V tPHL
VOUT
VOUT
1.3 V
Figure 1.
Figure 2.
http://onsemi.com
52
OUTPUTS
Both outputs will be HIGH while both SD and CD are LOW, but the output states are unpredictable if SD and CD go HIGH simultaneously. If the levels at the set and clear are near VIL maximum then we cannot guarantee to meet the minimum level for VOH.
14 1
H, h = HIGH Voltage Level L, I = LOW Voltage Level X = Dont Care l, h (q) = Lower case letters indicate the state of the referenced input i, h (q) = (or output) one set-up time prior to the HIGH to LOW clock transition.
ORDERING INFORMATION
Device SN74LS74AN SN74LS74AD Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
53
SN74LS74A
LOGIC DIAGRAM (Each Flip-Flop)
SET (SD) 4 (10) Q 5 (9) CLEAR (CD) 1 (13) CLOCK 3 (11) D 2 (12)
Q 6 (8)
LOGIC SYMBOL
4 2 3 D SD Q CP CD Q 1 VCC = PIN 14 GND = PIN 7 6 5 12 11 10 D SD Q CP CD Q 13 8 9
http://onsemi.com
54
SN74LS74A
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 Input High Current Data, Clock Set, Clear Data, Clock Set, Clear IIL IOS ICC Input LOW Current Data, Clock Set, Clear Output Short Circuit Current (Note 1) Power Supply Current 20 0.5 20 40 0.1 0.2 0.4 0.8 100 8.0 V A IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
IIH
mA
mA mA mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
55
SN74LS74A
AC WAVEFORMS
D*
tPLH 1.3 V
tPLH 1.3 V Q
1.3 V
*The shaded areas indicate when the input is permitted to change for predictable output performance.
Figure 1. Clock to Output Delays, Data Set-Up and Hold Times, Clock Pulse Width
1.3 V
1.3 V
1.3 V
Figure 2. Set and Clear to Output Delays, Set and Clear Pulse Widths
http://onsemi.com
56
16 1
Both outputs will be HIGH while both SD and CD are LOW, but the output states are unpredictable if SD and CD go HIGH simultaneously.
H, h = HIGH Voltage Level L, I = LOW Voltage Level X = Immaterial l, h (q) = Lower case letters indicate the state of the referenced input i, h (q) = (or output) one setup time prior to the HIGHtoLOW clock transition
16 1
ORDERING INFORMATION
Device SN74LS76AN SN74LS76AD Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
57
SN74LS76A
LOGIC DIAGRAM
2 Q Q 16 1 4 CLEAR (CD) J SET (SD) K K CP J C Q D 3 VCC = PIN 5 GND = PIN 13 CLOCK (CP) 14 SD Q 15 12 6 9 K CP J C Q D 8 10
LOGIC SYMBOL
7 SD Q 11
mA mA mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
58
http://onsemi.com
16 1
16 1
ORDERING INFORMATION
Device SN74LS85N SN74LS85D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
59
SN74LS85
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 A3 15 B2 14 A2 13 A1 12 B1 11 A0 10 B0 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 B3 2 IA<B 3 IA=B 4 IA>B 5 6 8 7 OA<B GND LOADING (Note a) PIN NAMES A0 A3, B0 B3 IA = B IA < B, IA > B OA > B OA < B OA = B Parallel Inputs A = B Expander Inputs A < B, A > B, Expander Inputs A Greater than B Output B Greater than A Output A Equal to B Output HIGH 1.5 U.L. 1.5 U.L. 0.5 U.L. 10 U.L. 10 U.L. 10 U.L. LOW 0.75 U.L. 0.75 U.L. 0.25 U.L. 5 U.L. 5 U.L. 5 U.L.
OA>B OA=B
LOGIC SYMBOL
10 12 13 15 9 11 14 1 4 2 3 A0 A1 A2 A3 B0 B1 B2 B3 IA>B OA>B IA<B OA<B IA=B OA=B VCC = PIN 16 GND = PIN 8 5 7 6
http://onsemi.com
60
SN74LS85
LOGIC DIAGRAM
(15) (1)
A3 B3
(5) (13)
OA>B
A2 B2
(6)
OA=B
A1 B1
(7)
OA<B
A0 B0
(10) (9)
TRUTH TABLE
COMPARING INPUTS A3,B3 A3>B3 A3<B3 A3=B3 A3=B3 A3=B3 A3=B3 A3=B3 A3=B3 A3=B3 A3=B3 A3=B3 A3=B3 A3=B3 A2,B2 X X A2>B2 A2<B2 A2=B2 A2=B2 A2=B2 A2=B2 A2=B2 A2=B2 A2=B2 A2=B2 A2=B2 A1,B1 X X X X A1>B1 A1<B1 A1=B1 A1=B1 A1=B1 A1=B1 A1=B1 A1=B1 A1=B1 A0,B0 X X X X X X A0>B0 A0<B0 A0=B0 A0=B0 A0=B0 A0=B0 A0=B0 CASCADING INPUTS IA>B X X X X X X X X H L X H L IA<B X X X X X X X X L H X H L IA=B X X X X X X X X L L H L L OA>B H L H L H L H L H L L L H OUTPUTS OA<B L H L H L H L H L H L L H OA=B L L L L L L L L L L H L L
http://onsemi.com
61
SN74LS85
A n3 A n2 A n1 B n3 B n2 B n1 An A0 A1 A2 A3 B0 B1 B2 A0 A1 A2 A3 B0 B1 B2 B3 B3 OA > B OA < B OA = B Bn B3 OA > B OA < B OA = B
A0 A1 A2 A3 B0 B1 B2 IA > B IA < B IA = B
L L H
IA > B IA < B IA = B
SN74LS85
SN74LS85
APPLICATIONS Figure 2 shows a high speed method of comparing two 24-bit words with only two levels of device delay. With the technique shown in Figure 1, six levels of device delay result
Table 1
WORD LENGTH 1 4 Bits 5 24 Bits 25 120 Bits NUMBER OF PKGS. 1 26 8 31
when comparing two 24-bit words. The parallel technique can be expanded to any number of bits, see Table 1.
NOTE: The SN74LS85 can be used as a 5-bit comparator only when the outputs are used to drive the A0A3 and B0B3 inputs of another SN74LS85 as shown in Figure 2 in positions #1, 2, 3, and 4.
INPUTS (LSB) A0 A1 A2 A3 B0 B1 B2 B3 A0 A1 A2 A3 B0 B1 B2 B3 IA > B OA > B IA < B IA = B #5 OA < B OA = B (MSB) A20 A21 A22 A23 B20 B21 B22 B23 A0 A1 A2 A3 B0 B1 B2 B3 IA > B OA > B IA < B IA = B #1 OA < B OA = B NC
L L H
A19 B19 L
INPUTS
A10 A11 A12 A13 B10 B11 B12 B13 A0 A1 A2 A3 B0 B1 B2 B3 OA > B #3 OA < B IA < B IA > B IA = B OA = B NC
A15 A16 A17 A18 B15 B16 B17 B18 A0 A1 A2 A3 B0 B1 B2 B3 OA > B #2 OA < B IA < B IA > B IA = B OA = B NC
A4 B4 L
A9 B9 L
A14 B14 L
MSB = MOST SIGNIFICANT BIT LSB = LEAST SIGNIFICANT BIT L = LOW LEVEL H = HIGH LEVEL NC = NO CONNECTION
SN74LS85
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 Input HIGH Current A < B, A > B Other Inputs A < B, A > B Other Inputs IIL IOS ICC Input LOW Current A < B, A > B Other Inputs Output Short Circuit Current (Note 1) Power Supply Current 20 0.5 V A IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
IIH
mA
mA mA mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
AC WAVEFORMS
VIN
1.3 V tPHL
VIN
1.3 V tPHL
VOUT
1.3 V
VOUT
1.3 V
Figure 3.
Figure 4.
http://onsemi.com
63
http://onsemi.com
TRUTH TABLE
IN A L L H H B L H L H OUT Z L H H L
14 1
ORDERING INFORMATION
Device SN74LS86N SN74LS86D Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
64
SN74LS86
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current 0.2 Input LOW Current Short Circuit Current (Note 1) Power Supply Current 20 0.8 100 10 0.5 40 V A mA mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
65
16 1
Both outputs will be HIGH while both SD and CD are LOW, but the output states are unpredictable if SD and CD go HIGH simultaneously.
H, h = HIGH Voltage Level L, I = LOW Voltage Level X = Dont Care l, h (q) = Lower case letters indicate the state of the referenced input i, h (q) = (or output) one set-up time prior to the LOW to HIGH clock transition.
16
ORDERING INFORMATION
Device SN74LS109AN SN74LS109AD Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
66
SN74LS109A
LOGIC DIAGRAM
SET (SD) 5(11) CLEAR (CD) 1(15) CLOCK 4(12)
Q 6(10)
LOGIC SYMBOL
5 2 4 3 J SD Q CP K C Q D 1 VCC = PIN 16 GND = PIN 8 7 6 14 12 13 11 J SD Q CP K C Q D 15 9 10
IIH
mA
mA mA mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
67
SN74LS109A
AC CHARACTERISTICS (TA = 25C, VCC = 5.0 V)
Limits Symbol fMAX tPLH tPHL Parameter Maximum Clock Frequency Clock Clear Set to Output Clock, Clear, Min 25 Typ 33 13 25 25 40 Max Unit MHz ns ns VCC = 5.0 V 50 CL = 15 pF F Test Conditions
http://onsemi.com
68
14 1
W
16 1
16 1
ORDERING INFORMATION
Device SN74LS122N SN74LS122D SN74LS123N SN74LS123D Package 14 Pin DIP 14 Pin 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel 2000 Units/Box 2500/Tape & Reel
69
SN74LS122 SN74LS123
SN74LS123 (TOP VIEW) (SEE NOTES 1 THRU 4)
VCC 16 1 Rext/ 1 Cext Cext 15 14 1Q 13 2Q 12 2 CLR 11 2B 10 2A 9
Q CLR Q 1 1A 2 1B 3 1 CLR 4 1Q 5 2Q
Q Q
CLR
6 2 Cext
NC NO INTERNAL CONNECTION.
NOTES: 1. An external timing capacitor may be connected between Cext and Rext/Cext (positive). 2. To use the internal timing resistor of the LS122, connect Rint to VCC. 3. For improved pulse width accuracy connect an external resistor between Rext/Cext and VCC with Rint open-circuited. 4. To obtain variable pulse widths, connect an external variable resistance between Rint/Cext and VCC.
http://onsemi.com
70
SN74LS122 SN74LS123
LS122 FUNCTIONAL TABLE
INPUTS CLEAR L X X X H H H H H H H A1 X H X X L L X X H L X A2 X H X X X X L L H X L B1 X X L X H H H H H H H B2 X X X L H H H H H H H OUTPUTS Q L L L L Q H H H H CLEAR L X X H H
TYPICAL APPLICATION DATA The output pulse tW is a function of the external components, Cext and Rext or Cext and Rint on the LS122. For values of Cext 1000 pF, the output pulse at VCC = 5.0 V and VRC = 5.0 V (see Figures 1, 2, and 3) is given by tW = K Rext Cext where K is nominally 0.45 If Cext is on pF and Rext is in k then tW is in nanoseconds. The Cext terminal of the LS122 and LS123 is an internal connection to ground, however for the best system performance Cext should be hard-wired to ground. Care should be taken to keep Rext and Cext as close to the monostable as possible with a minimum amount of inductance between the Rext/Cext junction and the Rext/Cext pin. Good groundplane and adequate bypassing should be designed into the system for optimum performance to ensure that no false triggering occurs. It should be noted that the Cext pin is internally connected to ground on the LS122 and LS123, but not on the LS221. Therefore, if Cext is hard-wired externally to ground, substitution of a LS221 onto a LS123 socket will cause the LS221 to become non-functional. The switching diode is not needed for electrolytic capacitance application and should not be used on the LS122 and LS123. To find the value of K for Cext 1000 pF, refer to Figure 4. Variations on VCC or VRC can cause the value of K to change, as can the temperature of the LS123, LS122.
Figures 5 and 6 show the behavior of the circuit shown in Figures 1 and 2 if separate power supplies are used for VCC and VRC. If VCC is tied to VRC, Figure 7 shows how K will vary with VCC and temperature. Remember, the changes in Rext and Cext with temperature are not calculated and included in the graph. As long as Cext 1000 pF and 5K Rext 260K, the change in K with respect to Rext is negligible. If Cext 1000 pF the graph shown on Figure 8 can be used to determine the output pulse width. Figure 9 shows how K will change for Cext 1000 pF if VCC and VRC are connected to the same power supply. The pulse width tW in nanoseconds is approximated by tW = 6 + 0.05 Cext (pF) + 0.45 Rext (k) Cext + 11.6 Rext In order to trim the output pulse width, it is necessary to include a variable resistor between VCC and the Rext/Cext pin or between VCC and the Rext pin of the LS122. Figure 10, 11, and 12 show how this can be done. Rext remote should be kept as close to the monostable as possible. Retriggering of the part, as shown in Figure 3, must not occur before Cext is discharged or the retrigger pulse will not have any effect. The discharge time of Cext in nanoseconds is guaranteed to be less than 0.22 Cext (pF) and is typically 0.05 Cext (pF). For the smallest possible deviation in output pulse widths from various devices, it is suggested that Cext be kept 1000 pF.
http://onsemi.com
71
SN74LS122 SN74LS123
WAVEFORMS
B INPUT
CLEAR INPUT
CLEAR PULSE
http://onsemi.com
72
SN74LS122 SN74LS123
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) LS122 Power Supply Current LS123 20 20 0.4 100 11 mA VCC = MAX 0.5 20 V A mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
73
SN74LS122 SN74LS123
VCC VRC Rext Cext Cext Rext/ VCC Cext Q CLR 1/2 LS123 B Pin 51 A Q GND 0.1 F Pout VCC VCC VRC Rext Cext Cext Rext/ VCC CLR Cext Q B2 LS122 B1 A2 Q A1 GND 0.1 F VCC
Pout
Pin 51
Figure 1.
Figure 2.
Pin
Pout
tW
RETRIGGER
Figure 3.
0.1
0.01
0.001
0.3
0.35 0.4
0.45 0.5
0.55
Figure 4.
http://onsemi.com
74
SN74LS122 SN74LS123
0.55 VRC = 5 V Cext = 1000 pF 0.5 0.5 55C 0C 25C 70C 0.4 125C 0.4 125C 0.4 0C 0.55 VCC = 5 V Cext = 1000 pF 0.5 55C 0.55 Cext = 1000 pF
55C 25C
K
0.45
K
0.45 70C
K
0.45
100000
1000
100
10
Figure 8.
http://onsemi.com
75
SN74LS122 SN74LS123
0.65
70C K 0.55
125C
0.5
4.5
4.75
5 VCC VOLTS
5.25
5.5
Figure 9.
Rext
http://onsemi.com
76
SN74LS122 SN74LS123
VCC PIN 9 OPEN Rext PIN 13 Cext PIN 11 Rext REMOTE
PIN 9 PIN 13
PIN 11
http://onsemi.com
77
http://onsemi.com
1 E
2 D
3 O
4 E
5 D
6 O
7 GND
LS125A
VCC 14 E 13 D 12 O 11 E 10 D 9 O 8
14 1
LS126A
L = LOW Voltage Level H = HIGH Voltage Level X = Dont Care (Z) = High Impedance (off)
ORDERING INFORMATION
Device Package 14 Pin DIP 14 Pin 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel 2000 Units/Box 2500/Tape & Reel
78
SN74LS125A SN74LS126A
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.4 0.25 VO OL IOZH IOZL IIH IIL IOS ICC Output LOW Voltage 0.35 Output Off Current HIGH Output Off Current LOW Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) LS125A Power Supply Current LS126A 22 40 0.4 225 20 mA VCC = MAX 0.5 20 20 20 V A A A mA mA mA IOL = 24 mA 0.4 0.65 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 12 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VOUT = 2.4 V VCC = MAX, VOUT = 0.4 V VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VIN = 0 V, VE = 4.5 V VIN = 0 V, VE = 0 V
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
tPZL
tPHZ
tPLZ
http://onsemi.com
79
SN74LS125A SN74LS126A
VIN VIN
1.3 V tPHL
VOUT
1.3 V
VOUT
Figure 1.
Figure 2.
VE
VOUT
Figure 3.
Figure 4.
VCC
RL
SW1
5 k SW2
CL
Figure 5.
SWITCH POSITIONS
SYMBOL tPZH tPZL tPLZ tPHZ SW1 Open Closed Closed Closed SW2 Closed Open Closed Closed
http://onsemi.com
80
14 1
14 1
7 GND
ORDERING INFORMATION
Device SN74LS132N SN74LS132D Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
81
SN74LS132
5 VO, OUTPUT VOLTAGE (VOLTS) 4
VCC = 5 V TA = 25C
0.4
1.8
Typ
Unit V V V
Test Conditions VCC = 5.0 V VCC = 5.0 V VCC = 5.0 V VCC = MIN, IIN = 18 mA VCC = MIN, IOH = 400 A, VIN = VIL VCC = MIN, IOL = 4.0 mA, VIN = 2.0 V VCC = MIN, IOL = 8.0 mA, VIN = 2.0 V VCC = 5.0 V, VIN = VT+ VCC = 5.0 V, VIN = VT VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX, VOUT = 0 V VCC = MAX, VIN = 0 V VCC = MAX, VIN = 4.5 V
V V
2.7
V V mA mA
0.14 0.18 20
A mA mA mA mA mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
82
SN74LS132
3V VIN 0V tPHL tPLH 1.6 V 0.8 V
VOUT
1.3 V
1.3 V
Figure 2. AC Waveforms
TA = 25C VT+
1.6
1.2 VT 0.8 VT
0.4
4.5
5.5
1.9 1.7 1.5 1.3 1.1 0.9 0.7 55 VT VT 0 25 75 TA, AMBIENT TEMPERATURE (C) VT+
125
http://onsemi.com
83
http://onsemi.com
16 1
ORDERING INFORMATION
Device SN74LS138N SN74LS138D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
84
SN74LS138
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 O0 15 O1 14 O2 13 O3 12 O4 11 O5 10 O6 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 A0 2 A1 3 A2 4 E1 5 E2 6 E3 7 O7 8 GND
LOADING (Note a) PIN NAMES A0 A2 E1, E2 E3 O0 O7 Address Inputs Enable (Active LOW) Inputs Enable (Active HIGH) Input Active LOW Outputs HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L.
LOGIC SYMBOL
1 2 3 456 1 23 A0 A1 A2 E
O0 O1 O2 O3 O4 O5 O6 O7
http://onsemi.com
85
SN74LS138
LOGIC DIAGRAM
A2
3 2
A1
1
A0
4
E1 E2 E3
5 6
10
11
12
13
14
15
O7
O6
O5
O4
O3
O2
O1
O0
http://onsemi.com
86
SN74LS138
FUNCTIONAL DESCRIPTION
The LS138 is a high speed 1-of-8 Decoder/Demultiplexer fabricated with the low power Schottky barrier diode process. The decoder accepts three binary weighted inputs (A0, A1, A2) and when enabled provides eight mutually exclusive active LOW Outputs (O0 O7). The LS138 features three Enable inputs, two active LOW (E1, E2) and one active HIGH (E3). All outputs will be HIGH unless E1 and E2 are LOW and E3 is HIGH. This multiple enable
function allows easy parallel expansion of the device to a 1-of-32 (5 lines to 32 lines) decoder with just four LS138s and one inverter. (See Figure a.) The LS138 can be used as an 8-output demultiplexer by using one of the active LOW Enable inputs as the data input and the other Enable inputs as strobes. The Enable inputs which are not used must be permanently tied to their appropriate active HIGH or active LOW state.
TRUTH TABLE
INPUTS E1 H X X L L L L L L L L E2 X H X L L L L L L L L E3 X X L H H H H H H H H A0 X X X L H L H L H L H A1 X X X L L H H L L H H A2 X X X L L L L H H H H O0 H H H L H H H H H H H O1 H H H H L H H H H H H O2 H H H H H L H H H H H OUTPUTS O3 H H H H H H L H H H H O4 H H H H H H H L H H H O5 H H H H H H H H L H H O6 H H H H H H H H H L H O7 H H H H H H H H H H L
O0
O31
Figure a
http://onsemi.com
87
SN74LS138
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current 20 0.4 100 10 0.5 20 V A mA mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
VCC = 5.0 V CL = 15 pF
AC WAVEFORMS
VIN tPLH 1.3 V VOUT
VIN
1.3 V tPHL
1.3 V
1.3 V
VOUT
1.3 V
1.3 V
Figure 1.
Figure 2.
http://onsemi.com
88
Schottky Process for High Speed Multifunction Capability Two Completely Independent 1-of-4 Decoders Active Low Mutually Exclusive Outputs Input Clamp Diodes Limit High Speed Termination Effects ESD > 3500 Volts
16 1
ORDERING INFORMATION
Device SN74LS139N SN74LS139D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
89
SN74LS139
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 Eb 15 A0b 14 A1b 13 O0b 12 O1b 11 O2b 10 O3b 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 Ea 2 A0a 3 A1a 4 O0a 5 O1a 6 O2a 7 O3a 8 GND
LOADING (Note a) PIN NAMES A0, A1 E O0 O3 Address Inputs Enable (Active LOW) Input Active LOW Outputs HIGH 0.5 U.L. 0.5 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 5 U.L.
LOGIC SYMBOL
1 2 3 15 14 13
A0 A1
A0 A1
DECODER a O0 O1 O2 O3
DECODER b O0 O1 O2 O3
4 5 6 7
12 11 10 9
http://onsemi.com
90
SN74LS139
LOGIC DIAGRAM
Ea
1 2
A0a A1a
3 15
Eb
A0b A1b
14 13
12
11
10
O0a
O1a
O2a
O3a
O0b
O1b
O2b
O3b
FUNCTIONAL DESCRIPTION
The LS139 is a high speed dual 1-of-4 decoder/ demultiplexer fabricated with the Schottky barrier diode process. The device has two independent decoders, each of which accept two binary weighted inputs (A0, A1) and provide four mutually exclusive active LOW outputs (O0 O3). Each decoder has an active LOW Enable (E). When E is HIGH all outputs are forced HIGH. The enable
can be used as the data input for a 4-output demultiplexer application. Each half of the LS139 generates all four minterms of two variables. These four minterms are useful in some applications, replacing multiple gate functions as shown in Fig. a, and thereby reducing the number of packages required in a logic network.
TRUTH TABLE
INPUTS E H L L L L A0 X L H L H A1 X L L H H O0 H L H H H OUTPUTS O1 H H L H H O2 H H H L H O3 H H H H L E A0 A1 E A0 A1 E A0 A1 E A0 A1 O0 E A0 A1 E A0 A1 E A0 A1 E A0 A1 O0
O1
O1
O2
O2
O3
O3
Figure a
http://onsemi.com
91
SN74LS139
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current Input LOW Current Short Circuit Current (Note 1) Power Supply Current 20 0.5 20 0.1 0.4 100 11 V A mA mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
AC WAVEFORMS
VIN tPLH 1.3 V VOUT
VIN
1.3 V tPHL
1.3 V
1.3 V
VOUT
1.3 V
1.3 V
Figure 1.
Figure 2.
http://onsemi.com
92
Low Power Version of 74145 Input Clamp Diodes Limit High Speed Termination Effects
GUARANTEED OPERATING RANGES
Symbol VCC TA VOH IOL Parameter Supply Voltage Operating Ambient Temperature Range Output Voltage High Output Current Low Min 4.75 0 Typ 5.0 25 Max 5.25 70 15 24 Unit V C V mA
16
16 1
ORDERING INFORMATION
Device SN74LS145N SN74LS145D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
93
SN74LS145
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 P0 15 P1 14 P2 13 P3 12 Q9 11 Q8 10 Q7 9
1 Q0
2 Q1
3 Q2
4 Q3
5 Q4
6 Q5
LOGIC SYMBOL
15 14 13 12 P0 P1 P2 P3
Q0 Q1 Q2 Q3 Q4 Q5 Q6 Q7 Q8 Q9
1 2 3 4 5
6 7 9 10 11
http://onsemi.com
94
SN74LS145
LOGIC DIAGRAM
INPUTS P0 P1 P2 P3
INPUT INVERTERS 0 0 1 1 2 2 3 3
DECODE/DRIVER GATES Q0 Q1 Q2 Q3 Q4 Q5 Q6 Q7 Q8 Q9
OUTPUTS
TRUTH TABLE
INPUTS P3 L L L L L L L L H H H H H H H H P2 L L L L H H H H L L L L H H H H P1 L L H H L L H H L L H H L L H H P0 L H L H L H L H L H L H L H L H Q0 L H H H H H H H H H H H H H H H Q1 H L H H H H H H H H H H H H H H Q2 H H L H H H H H H H H H H H H H Q3 H H H L H H H H H H H H H H H H OUTPUTS Q4 H H H H L H H H H H H H H H H H Q5 H H H H H L H H H H H H H H H H Q6 H H H H H H L H H H H H H H H H Q7 H H H H H H H L H H H H H H H H Q8 H H H H H H H H L H H H H H H H Q9 H H H H H H H H H L H H H H H H
http://onsemi.com
95
SN74LS145
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK IOH VOL Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Current 0.25 Output LOW Voltage 0.35 2.3 IIH IIL ICC Input HIGH Current Input LOW Current Power Supply Current 0.65 Min 2.0 0.8 1.5 250 0.4 0.5 3.0 20 0.1 0.4 13 Typ Max Unit V V V A V V V A mA mA mA Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, VOH = MAX IOL = 12 mA IOL = 24 mA IOL = 80 mA VCC = VCC MIN, VIN = VIL or VIH per Truth T bl T h Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX, VIN = GND
AC WAVEFORMS
VIN
1.3 V tPHL
VIN
1.3 V tPHL
VOUT
1.3 V
VOUT
1.3 V
Figure 1.
Figure 2.
http://onsemi.com
96
http://onsemi.com
16 1
16 1
ORDERING INFORMATION
Device SN74LS147N SN74LS147D SN74LS148N SN74LS148D Package 16 Pin DIP 16 Pin 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel 2000 Units/Box 2500/Tape & Reel
97
SN74LS147 SN74LS148
SN74LS147 (TOP VIEW)
OUTPUT VCC 16 NC 15 D 14 D 4 5 1 4 2 5 6 3 6 INPUTS 7 4 7 8 5 8 C 6 C B 7 B 8 GND 3 13 3 INPUTS 2 12 2 1 11 1 9 10 9 A OUTPUT A 9
OUTPUTS
OUTPUTS
http://onsemi.com
98
SN74LS147 SN74LS148
SN74LS147 FUNCTION TABLE
INPUTS 1 H X X X X X X X X L 2 H X X X X X X X L H 3 H X X X X X X L H H 4 H X X X X X L H H H 5 H X X X X L H H H H 6 H X X X L H H H H H 7 H X X L H H H H H H 8 H X L H H H H H H H 9 H L H H H H H H H H D H L L H H H H H H H OUTPUTS C H H H L L L L H H H B H H H L L H H L L H A H L H L H L H L H L EI H L L L L L L L L L 0 X H X X X X X X X L 1 X H X X X X X X L H 2 X H X X X X X L H H 3 X H X X X X L H H H
(11) 0 (12) (9) (13) 2 (1) 3 (2) (7) B 4 (3) 5 (4) (6) A 1
4 5
6 7
(2)
A1
8 9
A2
(5) EI
SN74LS147
SN74LS148
http://onsemi.com
99
SN74LS147 SN74LS148
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 Input HIGH Current All Others Inputs 1 7 (LS148) All Others Inputs 1 7 (LS148) IIL IOS ICCH ICCL Input LOW Current All Others Inputs 1 7 (LS148) Short Circuit Current (Note 1) Power Supply Current Output HIGH Output LOW 20 0.5 20 40 0.1 0.2 0.4 0.8 100 17 20 V A IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
IIH
mA
mA mA mA mA
VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX, All Inputs = 4.5 V VCC = MAX, Inputs 7 & E1 = GND All Other Inputs = 4.5 V
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
100
SN74LS147 SN74LS148
AC CHARACTERISTICS (VCC = 5.0 V, TA = 25C) SN74LS147
Symbol tPLH tPHL tPLH tPHL Any Any From (Input) Any To (Output) Any Limits Waveform In-phase output Out-of-phase output Min Typ 12 12 21 15 Max 18 ns 18 33 ns 23 CL = 15 pF, RL = 2.0 k Unit Test Conditions
SN74LS148
Symbol tPLH tPHL tPLH tPHL tPLH tPHL tPLH tPHL tPLH tPHL tPLH tPHL tPLH tPHL EI EO EI GS EI A0, A1, A0 A1 or A2 0 thru 7 GS 0 thru 7 EO 1 thru 7 A0, A1, A0 A1 or A2 From (Input) 1 thru 7 To (Output) A0, A1, A0 A1 or A2 Limits Waveform In-phase output Out-of-phase output Out-of-phase output In-phase output In-phase output In-phase output In- hase In-phase output Min Typ 14 15 20 16 7.0 25 35 9.0 16 12 12 14 12 28 30 Max 18 ns 25 36 ns 29 18 ns 40 55 ns 21 25 ns 25 17 ns 36 21 40 45 ns (LS148) CL = 15 pF, F RL = 2.0 k Unit Test Conditions
http://onsemi.com
101
http://onsemi.com
Schottky Process for High Speed Multifunction Capability On-Chip Select Logic Decoding Fully Buffered Complementary Outputs Input Clamp Diodes Limit High Speed Termination Effects
16 1
ORDERING INFORMATION
Device SN74LS151N SN74LS151D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
102
SN74LS151
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 I4 15 I5 14 I6 13 I7 12 S0 11 S1 10 S2 9
1 I3
2 I2
3 I1
4 I0
5 Z
6 Z
7 E
8 GND
LOADING (Note a) PIN NAMES S0 S2 E I0 I7 Z Z Select Inputs Enable (Active LOW) Input Multiplexer Inputs Multiplexer Output Complementary Multiplexer Output HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L. 5 U.L.
NOTES: a) 1 TTL Unit Load (U.L.) = 40 mA HIGH/1.6 mA LOW. b) The Output LOW drive factor is 5 U.L. for Commercial (74) Temperature Ranges.
LOGIC SYMBOL
7 4 3 2 1 15 14 13 12 E I0 I1 I2 I3 I4 I5 I6 I7 S0 S1 S2 Z Z 6 5
11 10 9
http://onsemi.com
103
SN74LS151
LOGIC DIAGRAM
I0 S2 S1
11 9 10 4
I1
3
I2
2
I3
1
I4
15
I5
14
I6
13
I7
12
S0
7
FUNCTIONAL DESCRIPTION
The LS151 is a logical implementation of a single pole, 8-position switch with the switch position controlled by the state of three Select inputs, S0, S1, S2. Both assertion and negation outputs are provided. The Enable input (E) is active LOW. When it is not activated, the negation output is HIGH and the assertion output is LOW regardless of all other inputs. The logic function provided at the output is:
Z = E (I0 S0 S1 S2 + I1 S0 S1 S2 + I2 S0 S1 S2 + I3 S0 S1 S2 + I4 S0 S1 S2 + I5 S0 S1 S2 + I6 S0 S1 S2 + I7 S0 S1 S2).
The LS151 provides the ability, in one package, to select from eight sources of data or control information. By proper manipulation of the inputs, the LS151 can provide any logic function of four variables and its negation.
TRUTH TABLE
E H L L L L L L L L L L L L L L L L S2 X L L L L L L L L H H H H H H H H S1 X L L L L H H H H L L L L H H H H S0 X L L H H L L H H L L H H L L H H I0 X L H X X X X X X X X X X X X X X I1 X X X L H X X X X X X X X X X X X I2 X X X X X L H X X X X X X X X X X I3 X X X X X X X L H X X X X X X X X I4 X X X X X X X X X L H X X X X X X I5 X X X X X X X X X X X L H X X X X I6 X X X X X X X X X X X X X L H X X I7 X X X X X X X X X X X X X X X L H Z H H L H L H L H L H L H L H L H L Z L L H L H L H L H L H L H L H L H
http://onsemi.com
104
SN74LS151
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current Input LOW Current Short Circuit Current (Note 1) Power Supply Current 20 0.5 20 0.1 0.4 100 10 V A mA mA mA mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA IOL = 8.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
VCC = 5.0 V CL = 15 pF
AC WAVEFORMS
VIN
1.3 V tPHL
VIN
1.3 V
VOUT
1.3 V
VOUT
1.3 V
1.3 V
Figure 1.
Figure 2.
http://onsemi.com
105
http://onsemi.com
Multifunction Capability Non-Inverting Outputs Separate Enable for Each Multiplexer Input Clamp Diodes Limit High Speed Termination Effects
16 1
ORDERING INFORMATION
Device SN74LS153N SN74LS153D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
106
SN74LS153
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 Eb 15 S0 14 I3b 13 I2b 12 I1b 11 I0b 10 Zb 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 Ea 2 S1 3 I3a 4 I2a 5 I1a 6 I0a 7 Za 8 GND
LOADING (Note a) PIN NAMES S0 E I0, I1 Z Common Select Input Enable (Active LOW) Input Multiplexer Inputs Multiplexer Output HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L.
LOGIC SYMBOL
6 5 4 3
14 2
Zb 9
http://onsemi.com
107
SN74LS153
LOGIC DIAGRAM
Ea I0a
1 6 5
I1a
4
I2a
3
I3a
2
S1
14
S0
10
I0b
11
I1b
12
I2b
13
I3b Eb
15
Za
Zb
FUNCTIONAL DESCRIPTION
The LS153 is a Dual 4-input Multiplexer fabricated with Low Power, Schottky barrier diode process for high speed. It can select two bits of data from up to four sources under the control of the common Select Inputs (S0, S1). The two 4-input multiplexer circuits have individual active LOW Enables (Ea, Eb) which can be used to strobe the outputs independently. When the Enables (Ea, Eb) are HIGH, the corresponding outputs (Za, Zb) are forced LOW. The LS153 is the logic implementation of a 2-pole, 4-position switch, where the position of the switch is determined by the logic levels supplied to the two Select Inputs. The logic equations for the outputs are shown below.
Za = Ea (I0a S1 S0 + I1a S1 S0 + I2a S1 S0 + I3a S1 S0) Zb = Eb (I0b S1 S0 + I1b S1 S0 + I2b S1 S0 + I3b S1 S0)
The LS153 can be used to move data from a group of registers to a common output bus. The particular register from which the data came would be determined by the state of the Select Inputs. A less obvious application is a function generator. The LS153 can generate two functions of three variables. This is useful for implementing highly irregular random logic.
TRUTH TABLE
SELECT INPUTS S0 X L L H H L L H H S1 X L L L L H H H H E H L L L L L L L L INPUTS (a or b) I0 X L H X X X X X X I1 X X X L H X X X X I2 X X X X X L H X X I3 X X X X X X X L H OUTPUT Z L L H L H L H L H
http://onsemi.com
108
SN74LS153
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current 20 0.4 100 10 0.5 20 V A mA mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
AC WAVEFORMS
VIN
1.3 V tPHL
VIN
1.3 V tPHL
VOUT
1.3 V
VOUT
1.3 V
Figure 1.
Figure 2.
http://onsemi.com
109
Schottky Process for High Speed Multifunction Capability Common Address Inputs True or Complement Data Demultiplexing Input Clamp Diodes Limit High Speed Termination Effects ESD > 3500 Volts
16 1
ORDERING INFORMATION
Device SN74LS156N SN74LS156D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
110
SN74LS156
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 Eb 15 Eb 14 A0 13 O3b 12 O2b 11 O1b 10 O0b 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 Ea 2 Ea 3 A1 4 O3a 5 O2a 6 O1a 7 O0a 8 GND
LOADING (Note a) PIN NAMES A0, A1 Ea, Eb Ea O0 O3 Address Inputs Enable (Active LOW) Inputs Enable (Active HIGH) Input Active LOW Outputs HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L.
LOGIC SYMBOL
1 2 13 3 14 15
E DECODER a 0 1 2 3
A0 A1
A0 A1 0 1
E DECODER b 2 3
10 11 12
http://onsemi.com
111
SN74LS156
LOGIC DIAGRAM
Ea Ea
1 2 13
A0
A1
3 14
Eb Eb
15
10
11
12
O0a
O1a
O2a
O3a
O0b
O1b
O2b
O3b
FUNCTIONAL DESCRIPTION
The LS156 is a Dual 1-of-4 Decoder/Demultiplexer with common Address inputs and separate gated Enable inputs. When enabled, each decoder section accepts the binary weighted Address inputs (A0, A1) and provides four mutually exclusive active LOW outputs (O0 O3). If the Enable requirements of each decoder are not met, all outputs of that decoder are HIGH. Each decoder section has a 2-input enable gate. The enable gate for Decoder a requires one active HIGH input and one active LOW input (EaEa). In demultiplexing applications, Decoder a can accept either true or complemented data by using the Ea or Ea inputs respectively. The enable gate for Decoder b requires two active LOW inputs (EbEb). The LS155 or LS156 can be used as a 1-of-8 Decoder/Demultiplexer by tying Ea to Eb and relabeling the common connection as (A2). The other Eb and Ea are connected together to form the common enable. The LS156 can be used to generate all four minterms of two variables. These four minterms are useful in some applications replacing multiple gate functions as shown in
Fig. a. The LS156 has the further advantage of being able to AND the minterm functions by tying outputs together. Any number of terms can be wired-AND as shown below.
f = (E + A0 + A1) (E + A0 + A1) (E + A0 + A1) (E + A0 + A1) where E = Ea + Ea; E = Eb + Eb
E A0 A1 E A0 A1 E A0 A1 E A0 A1 E O0 A0 A1 E O1 A0 A1 E O2 A0 A1 E O3 A0 A1
O0
O1
O2
O3
Figure a
TRUTH TABLE
ADDRESS A0 X X L H L H A1 X X L L H H ENABLE a Ea L X H H H H Ea X H L L L L O0 H H L H H H OUTPUT a O1 H H H L H H O2 H H H H L H O3 H H H H H L ENABLE b Eb H X L L L L Eb X H L L L L O0 H H L H H H OUTPUT b O1 H H H L H H O2 H H H H L H O3 H H H H H L
http://onsemi.com
112
SN74LS156
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK IOH VO OL Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Current 0.25 Output LOW Voltage 0.35 IIH IIL ICC Input HIGH Current 0.1 Input LOW Current Power Supply Current 0.4 10 0.5 20 V A mA mA mA IOL = 8.0 mA 0.65 Min 2.0 0.8 1.5 100 0.4 Typ Max Unit V V V A V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, VOH = MAX IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX
AC WAVEFORMS
VIN
1.3 V tPHL
VIN
1.3 V tPHL
VOUT
1.3 V
VOUT
1.3 V
Figure 1.
Figure 2.
http://onsemi.com
113
http://onsemi.com
Schottky Process for High Speed Multifunction Capability Non-Inverting Outputs Input Clamp Diodes Limit High Speed Termination Effects Special Circuitry Ensures Glitch Free Multiplexing ESD > 3500 Volts
16
16 1
ORDERING INFORMATION
Device SN74LS157N SN74LS157D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
114
SN74LS157
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 E 15 I0c 14 I1c 13 Zc 12 I0d 11 I1d 10 Zd 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 S 2 I0a 3 I1d 4 Za 5 I0b 6 I1b 7 Zb 8 GND
LOADING (Note a) PIN NAMES S E I0a I0d I1a I1d Za Zd Common Select Input Enable (Active LOW) Input Data Inputs from Source 0 Data Inputs from Source 1 Multiplexer Outputs HIGH 1.0 U.L. 1.0 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. LOW 0.5 U.L. 0.5 U.L. 0.25 U.L. 0.25 U.L. 5 U.L.
LOGIC SYMBOL
15 2 3 5 6 14 13 11 10
12
http://onsemi.com
115
SN74LS157
LOGIC DIAGRAM
I0a
2 3
I1a
5
I0b
6
I1b
14
I0c
13
I1c
11
I0d
10
I1d E S
15 1
12
Za
Zb
Zc
FUNCTIONAL DESCRIPTION
The LS157 is a Quad 2-Input Multiplexer fabricated with the Schottky barrier diode process for high speed. It selects four bits of data from two sources under the control of a common Select Input (S). The Enable Input (E) is active LOW. When E is HIGH, all of the outputs (Z) are forced LOW regardless of all other inputs. The LS157 is the logic implementation of a 4-pole, 2-position switch where the position of the switch is determined by the logic levels supplied to the Select Input. The logic equations for the outputs are:
A common use of the LS157 is the moving of data from two groups of registers to four common output busses. The particular register from which the data comes is determined by the state of the Select Input. A less obvious use is as a function generator. The LS157 can generate any four of the 16 different functions of two variables with one variable common. This is useful for implementing highly irregular logic.
TRUTH TABLE
ENABLE E H L L L L
H = HIGH Voltage Level L = LOW Voltage Level X = Dont Care
SELECT INPUT S X H H L L I0 X X X L H
INPUTS I1 X L H X X
OUTPUT Z L L H L H
http://onsemi.com
116
SN74LS157
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 Input HIGH Current I0, I1 E, S I0, I1 E, S IIL IOS ICC Input LOW Current I0, I1 E, S Short Circuit Current (Note 1) Power Supply Current 20 0.5 20 40 0.1 0.2 0.4 0.8 100 16 V A IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
IIH
mA
mA mA mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
AC WAVEFORMS
VIN
1.3 V tPHL
VIN
1.3 V tPHL
VOUT
1.3 V
VOUT
1.3 V
Figure 1.
Figure 2.
http://onsemi.com
117
http://onsemi.com
Synchronous Counting and Loading Two Count Enable Inputs for High Speed Synchronous Expansion Terminal Count Fully Decoded Edge-Triggered Operation Typical Count Rate of 35 MHz ESD > 3500 Volts
16 1
ORDERING INFORMATION
Device SN74LS161AN SN74LS161AD SN74LS163AN SN74LS163AD Package 16 Pin DIP 16 Pin 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel 2000 Units/Box 2500/Tape & Reel
118
SN74LS161A SN74LS163A
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 TC 15 Q0 14 Q1 13 Q2 12 Q3 11 CET 10 PE 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. *MR for LS161A *SR for LS163A 1 *R 2 CP 3 P0 4 P1 5 P2 6 P3 8 7 CEP GND
LOADING (Note a) PIN NAMES PE P0 P3 CEP CET CP MR SR Q0 Q3 TC Parallel Enable (Active LOW) Input Parallel Inputs Count Enable Parallel Input Count Enable Trickle Input Clock (Active HIGH Going Edge) Input Master Reset (Active LOW) Input Synchronous Reset (Active LOW) Input Parallel Outputs Terminal Count Output HIGH 1.0 U.L. 0.5 U.L. 0.5 U.L. 1.0 U.L. 0.5 U.L. 0.5 U.L. 1.0 U.L. 10 U.L. 10 U.L. LOW 0.5 U.L. 0.25 U.L. 0.25 U.L. 0.5 U.L. 0.25 U.L. 0.25 U.L. 0.5 U.L. 5 U.L. 5 U.L.
LOGIC SYMBOL
9 3 4 5 6
7 10 2
PE P0 P1 P2 P3 CEP CET CP TC 15
*R Q0 Q1 Q2 Q3
1 14 13 12 11 VCC = PIN 16 GND = PIN 8 *MR for LS161A *SR for LS163A
http://onsemi.com
119
SN74LS161A SN74LS163A
STATE DIAGRAM
LS161A LS163A 0 1 2 3 LOGIC EQUATIONS 4 Count Enable = CEP CET PE TC for LS161A & LS163A = CET Q0 Q1 Q2 Q3 Preset = PE CP + (rising clock edge) Reset = MR (LS161A) Reset = SR CP + (rising clock edge) Reset = (LS163A)
15
14
13
12
11
10
FUNCTIONAL DESCRIPTION
The LS161A / 163A are 4-bit synchronous counters with a synchronous Parallel Enable (Load) feature. The counters consist of four edge-triggered D flip-flops with the appropriate data routing networks feeding the D inputs. All changes of the Q outputs (except due to the asynchronous Master Reset in the LS161A) occur as a result of, and synchronous with, the LOW to HIGH transition of the Clock input (CP). As long as the set-up time requirements are met, there are no special timing or activity constraints on any of the mode control or data inputs. Three control inputs Parallel Enable (PE), Count Enable Parallel (CEP) and Count Enable Trickle (CET) select the mode of operation as shown in the tables below. The Count Mode is enabled when the CEP, CET, and PE inputs are HIGH. When the PE is LOW, the counters will synchronously load the data from the parallel inputs into the flip-flops on the LOW to HIGH transition of the clock. Either the CEP or CET can be used to inhibit the count sequence. With the PE held HIGH, a LOW on either the CEP or CET inputs at least one set-up time prior to the LOW to HIGH clock transition will cause the existing output states to be retained. The AND feature of the two Count Enable inputs (CET CEP) allows synchronous cascading without external gating and without delay accumulation over any practical number of bits or digits.
The Terminal Count (TC) output is HIGH when the Count Enable Trickle (CET) input is HIGH while the counter is in its maximum count state (HLLH for the BCD counters, HHHH for the Binary counters). Note that TC is fully decoded and will, therefore, be HIGH only for one count state. The LS161A and LS163A count modulo 16 following a binary sequence. They generate a TC when the CET input is HIGH while the counter is in state 15 (HHHH). From this state they increment to state 0 (LLLL). The Master Reset (MR) of the LS161A is asynchronous. When the MR is LOW, it overrides all other input conditions and sets the outputs LOW. The MR pin should never be left open. If not used, the MR pin should be tied through a resistor to VCC, or to a gate output which is permanently set to a HIGH logic level. The active LOW Synchronous Reset (SR) input of the LS163A acts as an edge-triggered control input, overriding CET, CEP and PE, and resetting the four counter flip-flops on the LOW to HIGH transition of the clock. This simplifies the design from race-free logic controlled reset circuits, e.g., to reset the counter synchronously after reaching a predetermined value.
*For the LS163A only. H = HIGH Voltage Level L = LOW Voltage Level X = Dont Care
http://onsemi.com
120
SN74LS161A SN74LS163A
LS161A DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 Input HIGH Current MR, Data, CEP, Clock PE, CET MR, Data, CEP, Clock PE, CET IIL IOS ICC Input LOW Current MR, Data, CEP, Clock PE, CET Short Circuit Current (Note 1) Power Supply Current Total, Output HIGH Total, Output LOW 20 0.5 20 40 0.1 0.2 0.4 0.8 100 31 32 V A mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
IIH
mA mA mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
IIH
mA mA mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
121
SN74LS161A SN74LS163A
AC CHARACTERISTICS (TA = 25C)
Limits Symbol fMAX tPLH tPHL tPLH tPHL tPLH tPHL tPHL Parameter Maximum Clock Frequency Propagation Delay Clock to TC Propagation Delay Clock to Q Propagation Delay CET to TC MR or SR to Q Min 25 Typ 32 20 18 13 18 9.0 9.0 20 35 35 24 27 14 14 28 Max Unit MHz ns ns ns ns VCC = 5.0 V CL = 15 pF Test Conditions
DEFINITION OF TERMS
SETUP TIME (ts) is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs. HOLD TIME (th) is defined as the minimum time following the clock transition from LOW to HIGH that the logic level must be maintained at the input in order to ensure
continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized. RECOVERY TIME (trec) is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognize and transfer HIGH Data to the Q outputs.
AC WAVEFORMS
MR
1.3 V
CP Q0 Q1 Q2 Q3
tPHL 1.3 V
Figure 1. Clock to Output Delays, Count Frequency, and Clock Pulse Width
Figure 2. Master Reset to Output Delay, Master Reset Pulse Width, and Master Reset Recovery Time
http://onsemi.com
122
SN74LS161A SN74LS163A
AC WAVEFORMS (continued) COUNT ENABLE TRICKLE INPUT TO TERMINAL COUNT OUTPUT DELAYS
The positive TC pulse occurs when the outputs are in the (Q0 Q1 Q2 Q3) state for the LS161 and LS163. TC
CET
Figure 3.
1.3 V
Figure 4.
CP
SETUP TIME (ts) AND HOLD TIME (th) FOR PARALLEL DATA INPUTS
The shaded areas indicate when the input is permitted to change for predictable output performance. P0 P1 P2 P3
ts(H)
Q0 Q1 Q2 Q3
Figure 5.
OTHER CONDITIONS: PE = L, MR = H
SETUP TIME (ts) AND HOLD TIME (th) FOR COUNT ENABLE (CEP) AND (CET) AND PARALLEL ENABLE (PE) INPUTS
The shaded areas indicate when the input is permitted to change for predictable output performance. 1.3 V th (L) = 0 1.3 V PARALLEL LOAD (See Fig. 5) Q RESPONSE TO PE RESET Q RESPONSE TO SR COUNT OR LOAD Q OTHER CONDITIONS: PE = H, MR = H ts(H) 1.3 V CP th(H) = 0 1.3 V COUNT MODE (See Fig. 7) CEP ts(H) CET 1.3 V ts(H)
CP ts(L) SR or PE
1.3 V
Figure 6.
Figure 7.
http://onsemi.com
123
Typical Shift Frequency of 35 MHz Asynchronous Master Reset Gated Serial Data Input Fully Synchronous Data Transfers Input Clamp Diodes Limit High Speed Termination Effects ESD > 3500 Volts
14
14 1
ORDERING INFORMATION
Device SN74LS164N SN74LS164D Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
124
SN74LS164
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 14 Q7 13 Q6 12 Q5 11 Q4 10 MR 9 CP 8 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 A 2 B 3 Q0 4 Q1 5 Q2 6 Q3 7 GND
LOADING (Note a) PIN NAMES A, B CP MR Q0 Q7 Data Inputs Clock (Active HIGH Going Edge) Input Master Reset (Active LOW) Input Outputs HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L.
LOGIC SYMBOL
1 2 8
http://onsemi.com
125
SN74LS164
LOGIC DIAGRAM
1 2
Q1
4
Q2
5
Q3
6
Q4
10
Q5
11
Q6
12
Q7
13
FUNCTIONAL DESCRIPTION
The LS164 is an edge-triggered 8-bit shift register with serial data entry and an output from each of the eight stages. Data is entered serially through one of two inputs (A or B); either of these inputs can be used as an active HIGH Enable for data entry through the other input. An unused input must be tied HIGH, or both inputs connected together.
Each LOW-to-HIGH transition on the Clock (CP) input shifts data one place to the right and enters into Q0 the logical AND of the two data inputs (AB) that existed before the rising clock edge. A LOW level on the Master Reset (MR) input overrides all other inputs and clears the register asynchronously, forcing all Q outputs LOW.
L (l) = LOW Voltage Levels H (h) = HIGH Voltage Levels X = Dont Care qn = Lower case letters indicate the state of the referenced input or output one qn = set-up time prior to the LOW to HIGH clock transition.
http://onsemi.com
126
SN74LS164
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current 20 0.4 100 27 0.5 20 V A mA mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIH or VIL per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
127
SN74LS164
AC WAVEFORMS
*The shaded areas indicate when the input is permitted to change for predictable output performance.
I/f max
MR 1.3 V
1.3 V CP
tW 1.3 V tPHL
1.3 V tW
1.3 V CONDITIONS: MR = H
1.3 V
Figure 2. Master Reset Pulse Width, Master Reset to Output Delay and Master Reset to Clock Recovery Time
th(H) 1.3 V
th(L) 1.3 V
1.3 V
1.3 V
http://onsemi.com
128
http://onsemi.com
16 1
ORDERING INFORMATION
Device SN74LS165N SN74LS165D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
129
SN74LS165
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 CP2 15 P3 14 P2 13 P1 12 P0 11 DS 10 Q7 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 PL 2 CP1 3 P4 4 P5 5 P6 6 P7 7 Q7 8 GND
LOADING (Note a) PIN NAMES CP1, CP2 DS PL P0 P7 Q7 Q7 Clock (LOWtoHIGH Going Edge) Inputs Serial Data Input Asynchronous Parallel Load (Active LOW) Input Parallel Data Inputs Serial Output from Last State Complementary Output HIGH 0.5 U.L. 0.5 U.L. 1.5 U.L. 0.5 U.L. 10 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.75 U.L. 0.25 U.L. 5 U.L. 5 U.L.
LOGIC SYMBOL
1 11 12 13 14 3 4 5 6 PL P0 P1 P2 P3 P4 P5 P6 P7 DS Q7 CP Q7
10 2 15
9 7
http://onsemi.com
130
SN74LS165
LOGIC DIAGRAM
11 12 13 14 3 4 5 6
P0
P1
P2
P3
P4
P5
P6
P7
10 DS 2 CP1 15 CP2 1 PL
PRESET Q0 S CP R CLQ0
PRESET Q1 S CP R CL Q1
PRESET S Q2 CP R CLQ2
PRESET S Q3 CP R CLQ3
PRESET Q4 S CP R CLQ4
PRESET S Q5 CP R CLQ5
PRESET S Q6 CP R CLQ6
PRESET Q7 S CP R CL Q7
FUNCTIONAL DESCRIPTION
The SN74LS165 contains eight clocked master/slave RS flip-flops connected as a shift register, with auxiliary gating to provide overriding asynchronous parallel entry. Parallel data enters when the PL signal is LOW. The parallel data can change while PL is LOW, provided that the recommended setup and hold times are observed. For clock operation, PL must be HIGH. The two clock inputs perform identically; one can be used as a clock inhibit
by applying a HIGH signal. To avoid double clocking, however, the inhibit signal should only go HIGH while the clock is HIGH. Otherwise, the rising inhibit signal will cause the same response as a rising clock edge. The flip-flops are edge-triggered for serial operations. The serial input data can change at any time, provided only that the recommended setup and hold times are observed, with respect to the rising edge of the clock.
TRUTH TABLE
CP PL 1 L H H H H X L H 2 X Q0 P0 DS Q0 DS Q0 Q1 P1 Q0 Q1 Q0 Q1 Q2 P2 Q1 Q2 Q1 Q2 Q3 P3 Q2 Q3 Q2 Q3 Q4 P4 Q3 Q4 Q3 Q4 Q5 P5 Q4 Q5 Q4 Q5 Q6 P6 Q5 Q6 Q5 Q6 Q7 P7 Q6 Q7 Q6 Q7 Parallel Entry Right Shift No Change Right Shift No Change CONTENTS RESPONSE
L H
http://onsemi.com
131
SN74LS165
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 Input HIGH Current Other Inputs PL Input Other Inputs PL Input IIL IOS ICC Input LOW Current Other Inputs PL Input Short Circuit Current (Note 1) Power Supply Current 20 0.5 20 60 0.1 0.3 0.4 1.2 100 36 V A IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
IIH
mA
mA mA mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
132
SN74LS165
DEFINITION OF TERMS:
SETUP TIME (ts) is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW-to-HIGH in order to be recognized and transferred to the outputs. HOLD TIME (th) is defined as the minimum time following the clock transition from LOW-to-HIGH that the logic level must be maintained at the input in order to ensure
continued recognition. A negative hold time indicates that the correct logic level may be released prior to the clock transition from LOW-to-HIGH and still be recognized. RECOVERY TIME (trec) is defined as the minimum time required between the end of the PL pulse and the clock transition from LOW-to-HIGH in order to recognize and transfer loaded Data to the Q outputs.
AC WAVEFORMS
CP1 tW ts CP2 1.3 V tPHL Q7 OR Q7 1.3 V 1/fmax tW tPLH 1.3 V 1.3 V Q7 OR Q7 PL 1.3 V tPLH 1.3 V 1.3 V 1.3 V tPHL 1.3 V
Figure 1.
Figure 2.
Pn ts(H) PL OR CP
PL
1.3 V tW
CP
Figure 3.
Figure 4.
http://onsemi.com
133
http://onsemi.com
16 1
ORDERING INFORMATION
Device SN74LS166N SN74LS166D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
134
SN74LS166
PARALLEL PARALLEL INPUTS F 11 F E 10 E CLEAR 9
PARALLEL INPUTS
FUNCTION TABLE
INPUTS CLEAR L H H H H H SHIFT/ LOAD X X L H H X CLOCK INHIBIT X L L L L H PARALLEL CLOCK X L SERIAL A...H X X X H L X X X a...h X X X QA L QA0 a H L QA0 QB L QB0 b QAn QAn QB0 L QH0 h QGn QGn QH0 INTERNAL OUTPUTS OUTPUT QH
http://onsemi.com
135
SN74LS166
Typical Clear, Shift, Load, Inhibit, and Shift Sequences
CLOCK CLOCK INIHIBIT CLEAR SERIAL INPUT SHIFT/LOAD A B C PARALLEL INPUTS D E F G H OUTPUT QH SERIAL SHIFT CLEAR (9) CLEAR (1) SERIAL INPUT (15) SHIFT/LOAD (2) A
R CK S
QA B (3)
R S
CK
QB C (4)
R S
CK
QC D (5)
R S
CK
QD E (10)
R S
CK
(11)
R
QE
CK
QF (12) G
R CK S
CK
(13) Q H
http://onsemi.com
136
SN74LS166
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current 20 0.4 100 38 0.5 20 V A mA mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
137
SN74LS166
TEST TABLE FOR SYNCHRONOUS INPUTS
DATA INPUT FOR TEST H Serial Input SHIFT/LOAD 0V 4.5 V OUTPUT TESTED QH at tn+1 QH at tn+8
AC WAVEFORMS
tw(clear) CLEAR INPUT Vref Vref 0V tn CLOCK INPUT Vref tw(clock) DATA INPUT (SEE TEST TABLE) Vref Vref tsu tn + 1 (SEE NOTE 1) tn tn + 1 3V Vref th Vref tsu Vref th Vref 0V tPHL (clear-Q) Vref tPHL (CLK-Q) VOH Vref
NOTE 1. tn = bit time before clocking transition NOTE 1. tn+1 = bit time after one clocking transition NOTE 1. tn+8 = bit time after eight clocking transition NOTE 1. LS166 Vref = 1.3 V.
3V
0V 3V
tPLH (CLK-Q)
OUTPUT Q
Vref VOL
http://onsemi.com
138
http://onsemi.com
Edge-Triggered D-Type Inputs Buffered-Positive Edge-Triggered Clock Asynchronous Common Reset Input Clamp Diodes Limit High Speed Termination Effects
16 1
ORDERING INFORMATION
Device SN74LS174N SN74LS174D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
139
SN74LS174
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 Q5 15 D5 14 D4 13 Q4 12 D3 11 Q3 10 CP 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 MR 2 Q0 3 D0 4 D1 5 Q1 6 D2 7 Q2 8 GND
LOADING (Note a) PIN NAMES D0 D5 CP MR Q0 Q5 Data Inputs Clock (Active HIGH Going Edge) Input Master Reset (Active LOW) Input Outputs HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L.
LOGIC SYMBOL
3 4 6 11 13 14
9 1
D0 D1 D2 D3 D4 D5 CP MR Q0 Q1 Q2 Q3 Q4 Q5
LOGIC DIAGRAM
MR CP D5
1 9 14
D4
13
D3
11
D2
6
D1
4
D0
3
D Q CP CD
15
D Q CP CD
12
D Q CP CD
10
D Q CP CD
7
D Q CP CD
5
D Q CP CD
2
Q5
Q3
Q2
Q1
Q0
= PIN NUMBERS
http://onsemi.com
140
SN74LS174
FUNCTIONAL DESCRIPTION
The LS174 consists of six edge-triggered D flip-flops with individual D inputs and Q outputs. The Clock (CP) and Master Reset (MR) are common to all flip-flops. Each D inputs state is transferred to the corresponding flip-flops output following the LOW to HIGH Clock (CP) transition.
A LOW input to the Master Reset (MR) will force all outputs LOW independent of Clock or Data inputs. The LS174 is useful for applications where the true output only is required and the Clock and Master Reset are common to all storage elements.
TRUTH TABLE
Inputs (t = n, MR = H) D H L
Note 1: t = n + 1 indicates conditions after next clock.
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
141
SN74LS174
AC CHARACTERISTICS (TA = 25C)
Limits Symbol fMAX tPHL tPLH tPHL Parameter Maximum Input Clock Frequency Propagation Delay, MR to Output Propagation Delay, Clock to Output Min 30 Typ 40 23 20 21 35 30 30 Max Unit MHz ns ns VCC = 5.0 V CL = 15 pF F Test Conditions
AC WAVEFORMS
1/fmax tw CP 1.3 V ts(H) D * 1.3 V th(H) ts(L) 1.3 V th(L) 1.3 V tPHL 1.3 V CP Q tPHL 1.3 V 1.3 V MR 1.3 V tW 1.3 V trec 1.3 V
*The shaded areas indicate when the input is permitted to *change for predictable output performance.
Figure 1. Clock to Output Delays, Clock Pulse Width, Frequency, Setup and Hold Times Data to Clock
Figure 2. Master Reset to Output Delay, Master Reset Pulse Width, and Master Reset Recovery Time
DEFINITIONS OF TERMS
SETUP TIME (ts) is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs. HOLD TIME (th) is defined as the minimum time following the clock transition from LOW to HIGH that the logic level must be maintained at the input in order to ensure
continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized. RECOVERY TIME (trec) is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognize and transfer HIGH Data to the Q outputs.
http://onsemi.com
142
http://onsemi.com
Edge-Triggered D-Type Inputs Buffered-Positive Edge-Triggered Clock Clock to Output Delays of 30 ns Asynchronous Common Reset True and Complement Output Input Clamp Diodes Limit High Speed Termination Effects
16 1
16 1
ORDERING INFORMATION
Device SN74LS175N SN74LS175D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
143
SN74LS175
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 Q3 15 Q3 14 D3 13 D2 12 Q2 11 Q2 10 CP 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 MR 2 Q0 3 Q0 4 D0 5 D1 6 Q1 7 Q1 8 GND
LOADING (Note a) PIN NAMES D0 D3 CP MR Q0 Q3 Q0 Q3 Data Inputs Clock (Active HIGH Going Edge) Input Master Reset (Active LOW) Input True Outputs Complemented Outputs HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L. 5 U.L.
LOGIC SYMBOL
4 5 12 13
CP
D0
D1
D2
D3
MR Q0 Q0 Q1 Q1 Q2 Q2 Q3 Q3
11
10 14 15
LOGIC DIAGRAM
MR CP D3
1 9 13
D2
12
D1
5
D0
4
D Q CP Q CD
14 15
D Q CP Q CD
11 10
D Q CP Q CD
6 7
D Q CP Q CD
3 2
Q3 Q3
Q2 Q2
VCC = PIN 16 GND = PIN 8 = PIN NUMBERS
Q1 Q1
Q0 Q0
http://onsemi.com
144
SN74LS175
FUNCTIONAL DESCRIPTION
The LS175 consists of four edge-triggered D flip-flops with individual D inputs and Q and Q outputs. The Clock and Master Reset are common. The four flip-flops will store the state of their individual D inputs on the LOW to HIGH Clock (CP) transition, causing individual Q and Q outputs to
follow. A LOW input on the Master Reset (MR) will force all Q outputs LOW and Q outputs HIGH independent of Clock or Data inputs. The LS175 is useful for general logic applications where a common Master Reset and Clock are acceptable.
TRUTH TABLE
Inputs (t = n, MR = H) D L H Outputs (t = n+1) Note 1 Q L H Q H L
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
145
SN74LS175
AC CHARACTERISTICS (TA = 25C)
Limits Symbol fMAX tPLH tPHL tPLH tPHL Parameter Maximum Input Clock Frequency Propagation Delay, MR to Output Propagation Delay, Clock to Output Min 30 Typ 40 20 20 13 16 30 30 25 25 Max Unit MHz ns ns VCC = 5.0 V CL = 15 pF F Test Conditions
AC WAVEFORMS
1/fmax CP 1.3 V ts(H) D * 1.3 V th(H) ts(L) tw 1.3 V th(L) 1.3 V tPHL 1.3 V tPLH 1.3 V Q CP Q tPLH 1.3 V 1.3 V tPHL 1.3 V 1.3 V MR 1.3 V tW 1.3 V trec 1.3 V
Q Q
*The shaded areas indicate when the input is permitted to *change for predictable output performance.
Figure 1. Clock to Output Delays, Clock Pulse Width, Frequency, Setup and Hold Times Data to Clock
Figure 2. Master Reset to Output Delay, Master Reset Pulse Width, and Master Reset Recovery Time
DEFINITIONS OF TERMS
SETUP TIME (ts) is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs. HOLD TIME (th) is defined as the minimum time following the clock transition from LOW to HIGH that the logic level must be maintained at the input in order to ensure
continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized. RECOVERY TIME (trec) is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognize and transfer HIGH Data to the Q outputs.
http://onsemi.com
146
Low Power . . . 95 mW Typical Dissipation High Speed . . . 40 MHz Typical Count Frequency Synchronous Counting Asynchronous Master Reset and Parallel Load Individual Preset Inputs Cascading Circuitry Internally Provided Input Clamp Diodes Limit High Speed Termination Effects
16 1
mA mA
ORDERING INFORMATION
Device SN74LS193N SN74LS193D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
147
SN74LS193
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 P0 15 MR 14 TCD 13 TCU 12 PL 11 P2 10 P3 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 P1 2 Q1 3 Q0 4 CPD 5 CPU 6 Q2 7 Q3 8 GND
LOADING (Note a) PIN NAMES CPU CPD MR PL Pn Qn TCD TCU Count Up Clock Pulse Input Count Down Clock Pulse Input Asynchronous Master Reset (Clear) Input Asynchronous Parallel Load (Active LOW) Input Parallel Data Inputs FlipFlop Outputs Terminal Count Down (Borrow) Output Terminal Count Up (Carry) Output HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. 10 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L. 5 U.L. 5 U.L.
LOGIC SYMBOL
11 15 1 10 9
PL 5 4 CPU CPD
P0 P1 P2
P3
TCU
12
MR Q0 Q1 Q2 Q3 14 3 2 6 7
TCD
13
http://onsemi.com
148
SN74LS193
STATE DIAGRAM
15
14
13
12
11
10
LOGIC DIAGRAM
P0 PL (LOAD) CPU (UP COUNT)
11 5 12 15 1
P1
10
P2
9
P3
SD T
Q T
SD
Q T
SD
Q T
SD
CD Q
CD Q
CD Q
CD Q
13
4 14 3 2 6 7
Q1
Q2
Q3
http://onsemi.com
149
SN74LS193
FUNCTIONAL DESCRIPTION
The LS193 is a 4-Bit Binary Synchronous UP / DOWN (Reversable) Counter. Each circuit contains four master/slave flip-flops, with internal gating and steering logic to provide master reset, individual preset, count up and count down operations. Each flip-flop contains JK feedback from slave to master such that a LOW-to-HIGH transition on its T input causes the slave, and thus the Q output to change state. Synchronous switching, as opposed to ripple counting, is achieved by driving the steering gates of all stages from a common Count Up line and a common Count Down line, thereby causing all state changes to be initiated simultaneously. A LOW-to-HIGH transition on the Count Up input will advance the count by one; a similar transition on the Count Down input will decrease the count by one. While counting with one clock input, the other should be held HIGH. Otherwise, the circuit will either count by twos or not at all, depending on the state of the first flip-flop, which cannot toggle as long as either Clock input is LOW. The Terminal Count Up (TCU) and Terminal Count Down (TCD) outputs are normally HIGH. When a circuit has
reached the maximum count state of 15, the next HIGH-to-LOW transition of the Count Up Clock will cause TCU to go LOW. TCU will stay LOW until CPU goes HIGH again, thus effectively repeating the Count Up Clock, but delayed by two gate delays. Similarly, the TCD output will go LOW when the circuit is in the zero state and the Count Down Clock goes LOW. Since the TC outputs repeat the clock waveforms, they can be used as the clock input signals to the next higher order circuit in a multistage counter. Each circuit has an asynchronous parallel load capability permitting the counter to be preset. When the Parallel Load (PL) and the Master Reset (MR) inputs are LOW, information present on the Parallel Data inputs (P0, P3) is loaded into the counter and appears on the outputs regardless of the conditions of the clock inputs. A HIGH signal on the Master Reset input will disable the preset gates, override both Clock inputs, and latch each Q output in the LOW state. If one of the Clock inputs is LOW during and after a reset or load operation, the next LOW-to-HIGH transition of that Clock will be interpreted as a legitimate signal and will be counted.
L = LOW Voltage Level H = HIGH Voltage Level X = Dont Care = LOW-to-HIGH Clock Transition
http://onsemi.com
150
SN74LS193
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current 20 0.4 100 34 0.5 20 V A mA mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
DEFINITIONS OF TERMS
SETUP TIME (ts) is defined as the minimum time required for the correct logic level to be present at the logic input prior to the PL transition from LOW-to-HIGH in order to be recognized and transferred to the outputs. HOLD TIME (th) is defined as the minimum time following the PL transition from LOW-to-HIGH that the logic level must be maintained at the input in order to ensure continued
recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the PL transition from LOW-to-HIGH and still be recognized. RECOVERY TIME (trec) is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW-to-HIGH in order to recognize and transfer HIGH data to the Q outputs.
http://onsemi.com
151
SN74LS193
AC WAVEFORMS
CPU or CPD
1.3 V tPHL
tW tPLH
1.3 V
1.3 V
1.3 V
Figure 1.
Pn
Qn
1.3 V
NOTE: PL = LOW
Figure 2.
Figure 3.
Pn tw PL 1.3 V tPLH Qn
1.3 V PL tW tPHL 1.3 V Q CPU or CPD tPHL 1.3 V 1.3 V 1.3 V trec
Figure 4.
Figure 5.
Pn ts(H) PL
1.3 V th(L) MR tW CPU or CPD Q=P Q 1.3 V trec 1.3 V tPHL 1.3 V
Qn
Q=P
* The shaded areas indicate when the input is permitted * to change for predictable output performance
Figure 6.
Figure 7.
http://onsemi.com
152
Typical Shift Frequency of 36 MHz Asynchronous Master Reset Hold (Do Nothing) Mode Fully Synchronous Serial or Parallel Data Transfers Input Clamp Diodes Limit High Speed Termination Effects
16 1
ORDERING INFORMATION
Device SN74LS194AN SN74LS194AD Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
153
SN74LS194A
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 Q0 15 Q1 14 Q2 13 Q3 12 CP 11 S1 10 S0 9
1 MR
2 DSR
3 P0
4 P1
5 P2
6 P3
7 DSL
8 GND
LOADING (Note a) PIN NAMES S0, S1 P0 P3 DSR DSL CP MR Q0 Q3 Mode Control Inputs Parallel Data Inputs Serial (Shift Right) Data Input Serial (Shift Left) Data Input Clock (Active HIGH Going Edge) Input Master Reset (Active LOW) Input Parallel Outputs HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L.
http://onsemi.com
154
SN74LS194A
LOGIC DIAGRAM
P0
10
P1
3 4
P2
P3
6
S1
9
S0
2
DSR
DSL
S CP
Q0
S CP
Q1
S CP
Q2
S CP
Q3
R CLEAR
R CLEAR
R CLEAR
R CLEAR
CP MR
11 1 15 14 13 12
Q0
Q1
Q2
Q3
FUNCTIONAL DESCRIPTION
The Logic Diagram and Truth Table indicate the functional characteristics of the LS194A 4-Bit Bidirectional Shift Register. The LS194A is similar in operation to the ON Semiconductor LS195A Universal Shift Register when used in serial or parallel data register transfers. Some of the common features of the two devices are described below: All data and mode control inputs are edge-triggered, responding only to the LOW to HIGH transition of the Clock (CP). The only timing restriction, therefore, is that the mode control and selected data inputs must be stable one set-up time prior to the positive transition of the clock pulse. The register is fully synchronous, with all operations taking place in less than 15 ns (typical) making the device especially useful for implementing very high speed CPUs, or the memory buffer registers. The four parallel data inputs (P0, P1, P2, P3) are D-type inputs. When both S0 and S1 are HIGH, the data appearing on P0, P1, P2, and P3 inputs is transferred to the Q0, Q1, Q2, and Q3 outputs respectively following the next LOW to HIGH transition of the clock.
The asynchronous Master Reset (MR), when LOW, overrides all other input conditions and forces the Q outputs LOW. Special logic features of the LS194A design which increase the range of application are described below: Two mode control inputs (S0, S1) determine the synchronous operation of the device. As shown in the Mode Selection Table, data can be entered and shifted from left to right (shift right, Q0 Q1, etc.) or right to left (shift left, Q3 Q2, etc.), or parallel data can be entered loading all four bits of the register simultaneously. When both S0 and S1,are LOW, the existing data is retained in a do nothing mode without restricting the HIGH to LOW clock transition. D-type serial data inputs (DSR, DSL) are provided on both the first and last stages to allow multistage shift right or shift left data transfers without interfering with parallel load operation.
http://onsemi.com
155
SN74LS194A
MODE SELECT TRUTH TABLE
OPERATING MODE Reset Hold Shift Left Shift Right Parallel Load INPUTS MR L H H H H H H S1 X I h h I I h S0 X I I I h h h DSR X X X X I h X DSL X X I h X X X Pn X X X X X X Pn Q0 L q0 q1 q1 L H P0 Q1 L q1 q2 q2 q0 q0 P1 OUTPUTS Q2 L q2 q3 q3 q1 q1 P2 Q3 L q3 L H q2 q2 P3
L = LOW Voltage Level H = HIGH Voltage Level X = Dont Care I = LOW voltage level one set-up time prior to the LOW to HIGH clock transition h = HIGH voltage level one set-up time prior to the LOW to HIGH clock transition pn (qn) = Lower case letters indicate the state of the referenced input (or output) one set-up time prior to the LOW to HIGH clock transition.
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
156
SN74LS194A
AC SETUP REQUIREMENTS (TA = 25C)
Limits Symbol tW ts ts th trec Parameter Clock or MR Pulse Width Mode Control Setup Time Data Setup Time Hold time, Any Input Recovery Time Min 20 30 20 0 25 Typ Max Unit ns ns ns ns ns VCC = 5.0 V Test Conditions
DEFINITIONS OF TERMS
SETUP TIME(ts) is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs. HOLD TIME (th) is defined as the minimum time following the clock transition from LOW to HIGH that the logic level must be maintained at the input in order to ensure
continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized. RECOVERY TIME (trec) is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognize and transfer HIGH Data to the Q outputs.
AC WAVEFORMS
The shaded areas indicate when the input is permitted to change for predictable output performance. S0 1/fmax 1.3 V CLOCK tPHL OUTPUT 1.3 V tW tPLH 1.3 V P0 P1 P2 P3 ts(L) th(L) = 0 CLOCK OUTPUT* 1.3 V ts(H) th(H) = 0 1.3 V 1.3 V S1 1.3 V ts(L) th(L) = 0 ts(H) th(H) = 0
( IS SHIFT LEFT)
DSR DSL
OTHER CONDITIONS: S1 = L, MR = H, S0 = H
MR
OTHER CONDITIONS: MR = H OTHER CONDITIONS: *DSR SET-UP TIME AFFECTS Q0 ONLY OTHER CONDITIONS: DSL SET-UP TIME AFFECTS Q3 ONLY
Figure 3. Setup (ts) and Hold (th) Time for Serial Data (DSR, DSL) and Parallel Data (P0, P1, P2, P3)
Figure 2. Master Reset Pulse Width, Master Reset to Output Delay and Master Reset to Clock Recovery Time
http://onsemi.com
157
Typical Shift Right Frequency of 39 MHz Asynchronous Master Reset J, K Inputs to First Stage Fully Synchronous Serial or Parallel Data Transfers Input Clamp Diodes Limit High Speed Termination Effects
16 1
ORDERING INFORMATION
Device SN74LS195AN SN74LS195AD Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
158
SN74LS195A
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 Q0 15 Q1 14 Q2 13 Q3 12 Q3 11 CP 10 PE 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.
1 MR
2 J
3 K
4 P0
5 P1
6 P2
7 P3
8 GND
LOADING (Note a) PIN NAMES PE P0 P3 J K CP MR Q0 Q3 Q3 Parallel Enable (Active LOW) Input Parallel Data Inputs First Stage J (Active HIGH) Input First Stage K (Active LOW) Input Clock (Active HIGH Going Edge) Input Master Reset (Active LOW) Input Parallel Outputs Complementary Last Stage Output HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L. 5 U.L.
LOGIC SYMBOL
9 4 5 6 7
2 10 3
J K
PE P0 P1 P2 P3 Q3 11
http://onsemi.com
159
SN74LS195A
LOGIC DIAGRAM
PE J
9 2 3
K
4
P0
5
P1
6
P2
7
P3
1
MR
10
CP
R CD CP S Q0
14
R CD CP S Q2
13
R CD Q3 CP S Q3
12 11
Q0
Q1
Q2
Q3 Q3
FUNCTIONAL DESCRIPTION
The Logic Diagram and Truth Table indicate the functional characteristics of the LS195A 4-Bit Shift Register. The device is useful in a wide variety of shifting, counting and storage applications. It performs serial, parallel, serial to parallel, or parallel to serial data transfers at very high speeds. The LS195A has two primary modes of operation, shift right (Q0 Q1) and parallel load which are controlled by the state of the Parallel Enable (PE) input. When the PE input is HIGH, serial data enters the first flip-flop Q0 via the J and K inputs and is shifted one bit in the direction Q0 Q1 Q2 Q3 following each LOW to HIGH clock transition. The JK inputs provide the flexibility of the JK type input for special applications, and the simple D type input for general applications by tying the two pins together. When the PE
input is LOW, the LS195A appears as four common clocked D flip-flops. The data on the parallel inputs P0, P1, P2, P3 is transferred to the respective Q0, Q1, Q2, Q3 outputs following the LOW to HIGH clock transition. Shift left operations (Q3 Q2) can be achieved by tying the Qn Outputs to the Pn1 inputs and holding the PE input LOW. All serial and parallel data transfers are synchronous, occurring after each LOW to HIGH clock transition. Since the LS195A utilizes edge-triggering, there is no restriction on the activity of the J, K, Pn and PE inputs for logic operation except for the set-up and release time requirements. A LOW on the asynchronous Master Reset (MR) input sets all Q outputs LOW, independent of any other input condition.
L = LOW voltage levels H = HIGH voltage levels X = Dont Care I = LOW voltage level one set-up time prior to the LOW to HIGH clock transition. h = HIGH voltage level one set-up time prior to the LOW to HIGH clock transition. pn (qn) = Lower case letters indicate the state of the referenced input (or output) one set-up time prior to the LOW to HIGH clock transition.
http://onsemi.com
160
SN74LS195A
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current 20 0.4 100 21 0.5 20 V A mA mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
161
SN74LS195A
DEFINITIONS OF TERMS
SETUP TIME(ts) is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs. HOLD TIME (th) is defined as the minimum time following the clock transition from LOW to HIGH that the logic level must be maintained at the input in order to ensure
continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized. RECOVERY TIME (trec) is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognize and transfer HIGH Data to the Q outputs.
AC WAVEFORMS
The shaded areas indicate when the input is permitted to change for predictable output performance.
PE 1.3 V ts(L) th(L) = 0 P0 P1 P2 P3 1.3 V CLOCK tPHL OUTPUT 1.3 V CONDITIONS: J = PE = MR = H K=L 1.3 V tPLH 1.3 V th(L) = 0 CLOCK OUTPUT* ts(L) ts(H) th(H) = 0 1.3 V 1.3 V ts(H) th(H) = 0
J&K tW
Figure 3. Setup (ts) and Hold (th) Time for Serial Data (J & K) and Parallel Data (P0, P1, P2, P3)
MR
tW 1.3 V 1.3 V trec PE ts(L) CLOCK 1.3 V OUTPUT Qn = Pn Qn* = Qn1 trel 1.3 V LOAD PARALLEL DATA 1.3 V 1.3 V ts(H) trel 1.3 V LOAD SERIAL DATA SHIFT RIGHT
1.3 V
CONDITIONS: PE = L PO = P1 = P2 = P3 = H
Figure 2. Master Reset Pulse Width, Master Reset to Output Delay and Master Reset to Clock Recovery Time
http://onsemi.com
162
16 1
16 1
SN74LS221 is a Dual Highly Stable One-Shot Overriding Clear Terminates Output Pulse Pin Out is Identical to SN74LS123
ORDERING INFORMATION GUARANTEED OPERATING RANGES
Symbol VCC TA IOH IOL Parameter Supply Voltage Operating Ambient Temperature Range Output Current High Output Current Low Min 4.75 0 Typ 5.0 25 Max 5.25 70 0.4 8.0 Unit V C mA mA SN74LS221D 16 Pin 2500/Tape & Reel Device SN74LS221N Package 16 Pin DIP Shipping 2000 Units/Box
163
SN74LS221
(TOP VIEW)
VCC 16 1 Rext/ 1 Cext Cext 15 14 Q Q CLR 1Q 13 2Q 12 2 CLR 11 2B 10 2A 9
1 1A
2 1B
3 1 CLR
Positive logic: Low input to clear resets Q low and Positive logic: Q high regardless of dc levels at A Positive logic: or B inputs.
OUTPUTS B X X L H H Q L L L Q H H H
A X H X L L
TYPE SN74LS221
http://onsemi.com
164
SN74LS221
OPERATIONAL NOTES
Once in the pulse trigger mode, the output pulse width is determined by tW = RextCextIn2, as long as Rext and Cext are within their minimum and maximum valves and the duty cycle is less than 50%. This pulse width is essentially independent of VCC and temperature variations. Output pulse widths varies typically no more than 0.5% from device to device. t If the duty cycle, defined as being 100 @ W where T is the T period of the input pulse, rises above 50%, the output pulse width will become shorter. If the duty cycle varies between low and high valves, this causes the output pulse width to vary in length, or jitter. To reduce jitter to a minimum, Rext should be as large as possible. (Jitter is independent of Cext). With Rext = 100K, jitter is not appreciable until the duty cycle approaches 90%. Although the LS221 is pin-for-pin compatible with the LS123, it should be remembered that they are not functionally identical. The LS123 is retriggerable so that the output is dependent upon the input transitions once it is high. This is not the case for the LS221. Also note that it is recommended to externally ground the LS123 Cext pin. However, this cannot be done on the LS221. The SN74LS221 is a dual, monolithic, non-retriggerable, high-stability one shot. The output pulse width, tW can be varied over 9 decades of timing by proper selection of the external timing components, Rext and Cext. Pulse triggering occurs at a voltage level and is, therefore, independent of the input slew rate. Although all three inputs have this Schmitt-trigger effect, only the B input should be used for very long transition triggers (1.0 V/s). High immunity to VCC noise (typically 1.5 V) is achieved by internal latching circuitry. However, standard VCC bypassing is strongly recommended. The LS221 has four basic modes of operation.
Clear Mode:
If the clear input is held low, irregardless of the previous output state and other input states, the Q output is low. If either the A input is high or the B input is low, once the Q output goes low, it cannot be retriggered by other inputs.
Inhibit Mode:
Pulse Trigger Mode: A transition of the A or B inputs as indicated in the functional truth table will trigger the Q output to go high for a duration determined by the tW equation described above; Q will go low for a corresponding length of time. The Clear input may also be used to trigger an output pulse, but special logic preconditioning on the A or B inputs must be done as follows: Following any output triggering action using the A or B inputs, the A input must be set high OR the B input must be set low to allow Clear to be used as a trigger. Inputs should then be set up per the truth table (without triggering the output) to allow Clear to be used a trigger for the output pulse. If the Clear pin is routinely being used to trigger the output pulse, the A or B inputs must be toggled as described above before and between each Clear trigger event. Once triggered, as long as the output remains high, all input transitions (except overriding Clear) are ignored. Overriding Clear Mode: If the Q output is high, it may be forced low by bringing the clear input low.
http://onsemi.com
165
SN74LS221
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VT+ VT Parameter Positive-Going Threshold Voltage at C Input Negative-Going Threshold Voltage at C Input Positive-Going Threshold Voltage at B Input Negative-Going Threshold Voltage at B Input Input HIGH Voltage Input LOW Voltage Input Clamp Voltage Output HIGH Voltage Output LOW Voltage Input HIGH Current 0.1 Input LOW Current Input A Input B Clear Short Circuit Current (Note 1) Power Supply Current Quiescent Triggered 20 4.7 19 0.4 0.8 0.8 100 11 27 2.7 3.4 0.35 0.5 20 IIH 0.8 0.7 Min Typ 1.0 0.8 Max 2.0 Unit V V VCC = MIN VCC = MIN VCC = MIN VCC = MIN Guaranteed Input HIGH Voltage for A Input Guaranteed Input LOW Voltage for A Input VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX IOL = 8.0 mA VCC = MIN Test Conditions
VT+ VT
1.0 0.9
2.0
V V
V V V V V A mA
IIL
mA
IOS ICC
mA
mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
166
SN74LS221
AC CHARACTERISTICS (VCC = 5.0 V, TA = 25C)
Symbol tPLH From (Input) A B A tPHL tPHL tPLH B Clear Clear To (Output) Q Q Q Q Q Q 70 20 tW(out) ( ) A or B Q or Q 600 6.0 670 6.9 750 7.5 ms Limits Min Typ 45 35 50 40 35 44 120 47 Max 70 ns 55 80 ns 65 55 65 150 70 ns ns ns CL = 15 pF, See Figure 1 Cext = 80 pF, Rext = 2.0 Cext = 0, Rext = 2.0 k Cext = 100 pF, Rext = 10 k Cext = 1.0 F, Rext = 10 k Cext = 80 pF Rext = 2.0 pF, 20 Unit Test Conditions
http://onsemi.com
167
SN74LS221
AC WAVEFORMS
tPLH
3V 0V 3V 0V VOH VOL
3V 0V 3V 0V
VOH VOL
Figure 1.
http://onsemi.com
168
Hysteresis at Inputs to Improve Noise Margins 3-State Outputs Drive Bus Lines or Buffer Memory Address Input Clamp Diodes Limit High-Speed Termination Effects
GUARANTEED OPERATING RANGES
Symbol VCC TA IOH Parameter Supply Voltage Operating Ambient Temperature Range Output Current High Min 4.75 0 Typ 5.0 25 Max 5.25 70 3.0 15 IOL Output Current Low 24 Unit V C
20
Registers
mA mA mA
20 1
ORDERING INFORMATION
Device SN74LS240N SN74LS240DW SN74LS244N SN74LS244DW Package 16 Pin DIP 16 Pin 16 Pin DIP 16 Pin Shipping 1440 Units/Box 2500/Tape & Reel 1440 Units/Box 2500/Tape & Reel
169
SN74LS240 SN74LS244
LOGIC AND CONNECTION DIAGRAMS DIP (TOP VIEW) SN74LS240
VCC 20 2G 19 1Y1 18 2A4 1Y2 2A3 1Y3 2A2 1Y4 2A1 17 16 15 14 13 12 11
1 1G
2 1A1
SN74LS244
VCC 20 2G 19 1Y1 18 2A4 1Y2 2A3 1Y3 2A2 1Y4 2A1 17 16 15 14 13 12 11
1 1G
2 1A1
SN74LS244
INPUTS OUTPUT 1G, 2G L L H D L H X L H (Z)
http://onsemi.com
170
SN74LS240 SN74LS244
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VT+VT VIK VO OH Parameter Input HIGH Voltage Input LOW Voltage Hysteresis Input Clamp Diode Voltage 2.4 Output HIGH Voltage 2.0 0.25 VO OL IOZH IOZL IIH IIL IOS Output LOW Voltage 0.35 Output Off Current HIGH Output Off Current LOW Input HIGH Current 0.1 Input LOW Current Output Short Circuit Current (Note 1) Power Supply Current Total, Output HIGH Total, Output LOW ICC Total at HIGH Z LS240 LS244 LS240 LS244 40 0.2 225 27 44 46 50 54 mA A VCC = MAX 0.5 20 20 20 V A A A mA mA mA IOL = 24 mA 0.4 V V 0.2 0.4 0.65 3.4 1.5 Min 2.0 0.8 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN VCC = MIN, IIN = 18 mA VCC = MIN, IOH = 3.0 mA VCC = MIN, IOH = MAX IOL = 12 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VOUT = 2.7 V VCC = MAX, VOUT = 0.4 V VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
171
SN74LS240 SN74LS244
AC WAVEFORMS
VIN
1.3 V tPLH
VCC RL
VOUT
1.3 V
Figure 1.
SW1
TO OUTPUT UNDER TEST VIN 1.3 V tPHL VOUT 1.3 V 1.3 V tPLH 1.3 V CL* 5 k SW2
Figure 2.
VE VE VOUT
SWITCH POSITIONS
SYMBOL tPZH tPZL tPLZ tPHZ SW1 Open Closed Closed Closed SW2 Closed Open Closed Closed
Figure 3.
Figure 5.
VE 1.3 V VE VOUT tPZH 1.3 V 1.3 V tPHZ VOH 1.3 V 0.5 V
Figure 4.
http://onsemi.com
172
Hysteresis Inputs to Improve Noise Immunity 2-Way Asynchronous Data Bus Communication Input Diodes Limit High-Speed Termination Effects ESD > 3500 Volts
LOGIC AND CONNECTION DIAGRAMS DIP (TOP VIEW)
VCC 20 E 19 B1 18 B2 17 B3 16 B4 15 B5 14 B6 13 B7 12 B8 11
20 1
1 DIR
2 A1
3 A2
4 A3
5 A4
6 A5
7 A6
8 A7
9 A8
10 GND
TRUTH TABLE
INPUTS OUTPUT E L L H DIR L H X Bus B Data to Bus A Bus A Data to Bus B Isolation
20 1
ORDERING INFORMATION
173
SN74LS245
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VT+VT VIK VO OH Parameter Input HIGH Voltage Input LOW Voltage Hysteresis Input Clamp Diode Voltage 2.4 Output HIGH Voltage 2.0 0.25 VO OL IOZH IOZL Output LOW Voltage 0.35 Output Off Current HIGH Output Off Current LOW A or B, DR or E IIH Input HIGH C I t Current t DR or E A or B IIL IOS Input LOW Current Output Short Circuit Current (Note 1) Power Supply Current Total, Output HIGH ICC Total, Output LOW Total at HIGH Z 40 0.5 20 200 20 0.1 0.1 0.2 225 70 90 95 mA A VCC = MAX V A A A mA mA mA mA IOL = 24 mA 0.4 V V 0.2 0.4 0.65 3.4 1.5 Min 2.0 0.8 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN VCC = MIN, IIN = 18 mA VCC = MIN, IOH = 3.0 mA VCC = MIN, IOH = MAX IOL = 12 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VOUT = 2.7 V VCC = MAX, VOUT = 0.4 V VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 5.5 V VCC = MAX, VIN = 0.4 V VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
174
Open-Collector Outputs Drive Indicators Directly Lamp-Test Provision Leading/ Trailing Zero Suppression
GUARANTEED OPERATING RANGES
Symbol VCC TA IOH IOL VO(off) IO(on) Parameter Supply Voltage Operating Ambient Temperature Range Output Current High BI/RBO Output Current Low BI/RBO OffState Output Voltage ag OnState Output Current ag Min 4.75 0 Typ 5.0 25 Max 5.25 70 50 3.2 15 24 Unit V C
16 1
mA
16
mA V mA
ORDERING INFORMATION
Device SN74LS247N SN74LS247D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
175
SN74LS247
10
11
12
13
14
15
SEGMENT IDENTIFICATION
a b c d e
BI/ B C LT RBORBI D A
1 B
2 C
INPUTS
5 RB IN PUT
6 D
7 A
8 GND
INPUTS
http://onsemi.com
176
SN74LS247
LOGIC DIAGRAM LS247
(13) INPUT (7) A INPUT (1) B INPUT (2) C INPUT (6) D BI/RBO BLANKING (4) INPUT OR RIPPLE-BLANKING OUTPUT (3) (14) (12) OUTPUT a
(11)
(10)
(9)
(15)
http://onsemi.com
177
SN74LS247
LS247 FUNCTION TABLE
DECIMAL OR FUNCTION 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 BI RBI LT INPUTS LT H H H H H H H H H H H H H H H H X H L RBI H X X X X X X X X X X X X X X X X L X D L L L L L L L L H H H H H H H H X L X C L L L L H H H H L L L L H H H H X L X B L L H H L L H H L L H H L L H H X L X A L H L H L H L H L H L H L H L H X L X H H H H H H H H H H H H H H H H L L H BI/RBO a ON OFF ON ON OFF ON ON ON ON ON OFF OFF OFF ON OFF OFF OFF OFF ON b ON ON ON ON ON OFF OFF ON ON ON OFF OFF ON OFF OFF OFF OFF OFF ON c ON ON OFF ON ON ON ON ON ON ON OFF ON OFF OFF OFF OFF OFF OFF ON OUTPUTS d ON OFF ON ON OFF ON ON OFF ON ON ON ON OFF ON ON OFF OFF OFF ON e ON OFF ON OFF OFF OFF ON OFF ON OFF ON OFF OFF OFF ON OFF OFF OFF ON f ON OFF OFF OFF ON ON ON OFF ON ON OFF OFF ON ON ON OFF OFF OFF ON g OFF OFF ON ON ON ON ON OFF ON ON ON ON ON ON ON OFF OFF OFF ON 2 3 4 NOTE
H = HIGH Level, L = LOW Level, X = Irrelevant NOTES: 1. The blanking input (BI) must be open or held at a high logic level when output functions 0 through 15 are desired. The ripple-blanking input (RBI) must be open or high if blanking of a decimal zero is not desired. 2. When a low logic level is applied directly to the blanking input (BI), all segment outputs are off regardless of the level of any other input. 3. When ripple-blanking input (RBI) and inputs A, B, C, and D are at a low level with the lamp test input high, all segment outputs go off and the ripple-blanking output (RBO) goes to a low level (response condition). 4. When the blanking input/ripple blanking output (BI/RBO) is open or held high and a low is applied to the lamp-test input, all segment outputs are on. BI/RBO is wire-AND logic serving as blanking input (BI) and/or ripple-blanking output (RBO).
http://onsemi.com
178
SN74LS247
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage BI / RBO Output LOW Voltage g BI / RBO Off-State Output Current ag On-State Output Voltage g ag Input HIGH Current 0.1 Input LOW Current Any Input, except BI / RBO BI / RBO IOS ICC Short Circuit Current BI / RBO (Note 1) Power Supply Current 0.3 7.0 0.4 1.2 2.0 13 mA mA VCC = MAX VCC = MAX 0.25 0.35 2.4 0.65 4.2 0.25 0.35 0.4 0.5 250 0.4 0.5 20 IIH Min 2.0 0.8 1.5 Typ Max Unit V V V V V V A V V A mA Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 1.6 mA IOL = 3.2 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VO OL
VCC = MAX, VIH = 2.0 V, VO(off) = 15 V, VIL = MAX IO(on) = 12 mA IO(on) = 24 mA VCC = MIN, VIH = 2.0 V, VIL per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V
IIL
mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
179
Schottky Process for High Speed Multifunction Capability On-Chip Select Logic Decoding Inverting and Non-Inverting 3-State Outputs Input Clamp Diodes Limit High Speed Termination Effects
16 1
ORDERING INFORMATION
Device SN74LS251N SN74LS251D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
180
SN74LS251
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 I4 15 I5 14 I6 13 I7 12 S0 11 S1 10 S2 9
1 I3
2 I2
3 I1
4 I0
5 Z
6 Z
7 E0
8 GND
LOADING (Note a) PIN NAMES S0 S2 E0 I0 I7 Z Z Select Inputs Output Enable (Active LOW) Inputs Multiplexer Inputs Multiplexer Output Complementary Multiplexer Output HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 65 U.L. 65 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 15 U.L. 15 U.L.
LOGIC DIAGRAM
I0 S2 S1 S0 E1
9 10 11 7 4
I1
3
I2
2
I3
1
I4
15
I5
14
I6
13
I7
12
http://onsemi.com
181
SN74LS251
FUNCTIONAL DESCRIPTION
The LS251 is a logical implementation of a single pole, 8-position switch with the switch position controlled by the state of three Select inputs, S0, S1, S2. Both assertion and negation outputs are provided. The Output Enable input (EO) is active LOW. When it is activated, the logic function provided at the output is:
Z = EO (I0 S0 S1 S2 + I1 S0 S1 S2 + I2 S0 S1 Z = E O S 2 + I 3 S 0 S 1 S 2 + I4 S 0 S 1 S 2 + I5 S 0 Z = EO S1 S2 + I6 S0 S1 S2 + I7 S0 S1 S2).
When the Output Enable is HIGH, both outputs are in the high impedance (high Z) state. This feature allows multiplexer expansion by tying the outputs of up to 128 devices together. When the outputs of the 3-state devices are tied together, all but one device must be in the high impedance state to avoid high currents that would exceed the maximum ratings. The Output Enable signals should be designed to ensure there is no overlap in the active LOW portion of the enable voltage.
TRUTH TABLE
E0 H L L L L L L L L L L L L L L L L S2 X L L L L L L L L H H H H H H H H S1 X L L L L H H H H L L L L H H H H S0 X L L H H L L H H L L H H L L H H I0 X L H X X X X X X X X X X X X X X I1 X X X L H X X X X X X X X X X X X I2 X X X X X L H X X X X X X X X X X I3 X X X X X X X L H X X X X X X X X I4 X X X X X X X X X L H X X X X X X I5 X X X X X X X X X X X L H X X X X I6 X X X X X X X X X X X X X L H X X I7 X X X X X X X X X X X X X X X L H Z (Z) H L H L H L H L H L H L H L H L Z (Z) L H L H L H L H L H L H L H L H
H = HIGH Voltage Level L = LOW Voltage Level X = Dont Care (Z) = High impedance (Off)
http://onsemi.com
182
SN74LS251
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.4 0.65 3.1 0.25 VO OL IOZH IOZL IIH IIL IOS ICC Output LOW Voltage 0.35 Output Off Current HIGH Output Off Current LOW Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current 12 mA 30 0.4 130 10 0.5 20 20 20 V A A A mA mA mA mA IOL = 24 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 12 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VOUT = 2.7 V VCC = MAX, VOUT = 0.4 V VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX, VE = 0 V VCC = MAX, VE = 4.5 V
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
183
SN74LS251
3-STATE AC WAVEFORMS
VIN
1.3 V tPLH
VIN
1.3 V tPHL
VOUT
1.3 V
VOUT
1.3 V
Figure 1.
Figure 2.
VE tPZL VOUT
1.3 V
1.3 V tPLZ
1.3 V 0.5 V
Figure 3.
0.5 V
Figure 4.
AC LOAD CIRCUIT
VCC
SWITCH POSITIONS
RL SYMBOL tPZH tPZL tPLZ tPHZ SW1 Open Closed Closed Closed SW2 Closed Open Closed Closed
SW1
5 k CL* SW2
Figure 5.
http://onsemi.com
184
Schottky Process for High Speed Multifunction Capability Non-Inverting 3-State Outputs Input Clamp Diodes Limit High Speed Termination Effects
16 1
ORDERING INFORMATION
Device SN74LS253N SN74LS253D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
185
SN74LS253
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 E0b 15 S0 14 I3b 13 I2b 12 I1b 11 I0b 10 Zb 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 E0a 2 S1 3 I3a 4 I2a 5 I1a 6 I0a 7 Za 8 GND
LOADING (Note a) PIN NAMES S0, S1 Multiplexer A E0a I0a I3a Za Multiplexer B E0b I0b I3b Zb Common Select Inputs Output Enable (Active LOW) Input Multiplexer Inputs Multiplexer Output Output Enable (Active LOW) Input Multiplexer Inputs Multiplexer Output HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 65 U.L. 0.5 U.L. 0.5 U.L. 65 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 15 U.L. 0.25 U.L. 0.25 U.L. 15 U.L.
LOGIC SYMBOL
1 6 5 4 3 10 11 12 13 15
14 2
E I I I I I I I I E S0 0a 0a 1a 2a 3a 0b 1b 2b 3b 0b S1 Za Zb
http://onsemi.com
186
SN74LS253
LOGIC DIAGRAM
E0b
15
I3b
13
I2b
12
I1b
11
I0b
10
S0
14
S1
2
I3a
3
I2a
4
I1a
5
I0a
6
E0a
1
Zb
Za
FUNCTIONAL DESCRIPTION
The LS253 contains two identical 4-Input Multiplexers with 3-state outputs. They select two bits from four sources selected by common select inputs (S0, S1). The 4-input multiplexers have individual Output Enable (E0a, E0b) inputs which when HIGH, forces the outputs to a high impedance (high Z) state. The LS253 is the logic implementation of a 2-pole, 4-position switch, where the position of the switch is determined by the logic levels supplied to the two select inputs. The logic equations for the outputs are shown below:
Za = E0a (I0a S1 S0 + I1a S1 S0 I2a S1 S0 + I3a S1 S0) Zb = E0b (I0b S1 S0 + I1b S1 S0 I2b S1 S0 + I3b S1 S0)
If the outputs of 3-state devices are tied together, all but one device must be in the high impedance state to avoid high currents that would exceed the maximum ratings. Designers should ensure that Output Enable signals to 3-state devices whose outputs are tied together are designed so that there is no overlap.
TRUTH TABLE
SELECT INPUTS S0 X L L H H L L H H S1 X L L L L H H H H I0 X L H X X X X X X DATA INPUTS I1 X X X L H X X X X I2 X X X X X L H X X I3 X X X X X X X L H OUTPUT ENABLE E0 H L L L L L L L L OUTPUT Z (Z) L H L H L H L H
H = HIGH Level L = LOW Level X = Irrelevant (Z) = High Impedance (off) Address inputs S0 and S1 are common to both sections.
http://onsemi.com
187
SN74LS253
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.4 0.65 3.1 0.25 VO OL IOZH IOZL IIH IIL IOS ICC Output LOW Voltage 0.35 Output Off Current HIGH Output Off Current LOW Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current 14 mA 30 0.4 130 12 0.5 20 20 20 V A A A mA mA mA mA IOL = 24 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 12 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VOUT = 2.7 V VCC = MAX, VOUT = 0.4 V VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX, VE = 0 V VCC = MAX, VE = 4.5 V
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
188
Schottky Process For High Speed Multiplexer Expansion By Tying Outputs Together Non-Inverting 3-State Outputs Input Clamp Diodes Limit High Speed Termination Effects Special Circuitry Ensures Glitch Free Multiplexing ESD > 3500 Volts
16 1
ORDERING INFORMATION
Device SN74LS257BN SN74LS257BD SN74LS258BN SN74LS258BD Package 16 Pin DIP 16 Pin 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel 2000 Units/Box 2500/Tape & Reel
189
SN74LS257B SN74LS258B
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 E0 15 I0c 14 I1c 13 Zc 12 I0d 11 I1d 10 Zd 9
SN74LS257B
1 S VCC 16
2 I0a E0 15
3 I1a I0c 14
4 Za I1c 13
5 I0b Zc 12
6 I1b I0d 11
7 Zb I1d 10
8 GND Zd 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.
SN74LS258B
1 S
2 I0a
3 I1a
4 Za
5 I0b
6 I1b
7 Zb
8 GND
http://onsemi.com
190
SN74LS257B SN74LS258B
LOGIC DIAGRAMS SN74LS257B
E0
15
I0a
2
I1a
3
I0b
5
I1b
6
I0c
14
I1c
13
I0d
11
I1d
10
S
1
12
Za
Zb
Zc
Zd
SN74LS258B
E0
15
I0a
2
I1a
3
I0b
5
I1b
6
I0c
14
I1c
13
I0d
11
I1d
10
S
1
12
Za
Zb
Zc
Zd
http://onsemi.com
191
SN74LS257B SN74LS258B
FUNCTIONAL DESCRIPTION
The LS257B and LS258B are Quad 2-Input Multiplexers with 3-state outputs. They select four bits of data from two sources each under control of a Common Data Select Input. When the Select Input is LOW, the I0 inputs are selected and when Select is HIGH, the I1 inputs are selected. The data on the selected inputs appears at the outputs in true (non-inverted) form for the LS257B and in the inverted form for the LS258B. The LS257B and LS258B are the logic implementation of a 4-pole, 2-position switch where the position of the switch is determined by the logic levels supplied to the Select Input. The logic equations for the outputs are shown below:
LS257B Za = E 0 Zc = E0 (I1a S + I0a S) Zb = E0 (I1b S + I0b S) (I1c S + I0c S) Zd = E0 (I1d S + I0d S)
When the Output Enable Input (E0) is HIGH, the outputs are forced to a high impedance off state. If the outputs are tied together, all but one device must be in the high impedance state to avoid high currents that would exceed the maximum ratings. Designers should ensure that Output Enable signals to 3-state devices whose outputs are tied together are designed so there is no overlap.
LS258B Za = E 0 Zc = E0
TRUTH TABLE
OUTPUT ENABLE EO H L L L L SELECT INPUT S X H H L L DATA INPUTS I0 X X X L H I1 X L H X X OUTPUTS LS257B Z (Z) L H L H OUTPUTS LS258B Z (Z) H L H L
H = HIGH Voltage Level L = LOW Voltage Level X = Dont Care (Z) = High Impedance (off)
http://onsemi.com
192
SN74LS257B SN74LS258B
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.4 0.65 3.1 0.25 VO OL IOZH IOZL Output LOW Voltage 0.35 Output Off Current HIGH Output Off Current LOW Input HIGH Current Other Inputs S Inputs Other Inputs S Inputs IIL IOS Input LOW Current All Inputs Short Circuit Current (Note 1) Power Supply Current Total, Output HIGH ICC Total, Output LOW Total, Output 3-State LS257B LS258B LS257B LS258B LS257B LS258B 10 9.0 16 14 19 16 mA VCC = MAX 30 0.5 20 20 20 40 0.1 0.2 0.4 130 V A A A IOL = 24 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 12 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VOUT = 2.7 V VCC = MAX, VOUT = 0.4 V VCC = MAX, VIN = 2.7 V
IIH
mA mA mA
VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX
mA mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
193
http://onsemi.com
Serial-to-Parallel Conversion Eight Bits of Storage With Output of Each Bit Available Random (Addressable) Data Entry Active High Demultiplexing or Decoding Capability Easily Expandable Common Clear
16 1
ORDERING INFORMATION
Device SN74LS259N SN74LS259D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
194
SN74LS259
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 C 15 E 14 D 13 Q7 12 Q6 11 Q5 10 Q4 9
1 Ao
2 A1
3 A2
4 Q0
5 Q1
6 Q2
7 Q3
8 GND
LOADING (Note a) PIN NAMES A0, A1, A2 D E C Q0 Q7 Address Inputs Data Input Enable (Active LOW) Input Clear (Active LOW) Input Parallel Latch Outputs HIGH 0.5 U.L. 0.5 U.L. 1.0 U.L. 0.5 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.5 U.L. 0.25 U.L. 5 U.L.
http://onsemi.com
195
SN74LS259
LOGIC DIAGRAM
E
14
D
13 1
A0
2
A1
A2
3 15
10
11
12
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
FUNCTIONAL DESCRIPTION
The SN74LS259 has four modes of operation as shown in the mode selection table. In the addressable latch mode, data on the Data line (D) is written into the addressed latch.The addressed latch will follow the data input with all non-addressed latches remaining in their previous states. In the memory mode, all latches remain in their previous state and are unaffected by the Data or Address inputs. In the one-of-eight decoding or demultiplexing mode, the addressed output will follow the state of the D input with all
MODE SELECTION
E L H L H C H H L L MODE Addressable Latch Memory Active HIGH Eight-Channel Demultiplexer Clear C E D A0 L L L L L L H L L L L L X L H L H H X L L H H A1 X L L L L H X L L L L H H A2 X L L L L Q0 L L H L L
other inputs in the LOW state. In the clear mode all outputs are LOW and unaffected by the address and data inputs. When operating the SN74LS259 as an addressable latch, changing more then one bit of the address could impose a transient wrong address. Therefore, this should only be done while in the memory mode. The truth table below summarizes the operations.
H X L L H H
H X L L L L
H Memory
H H X H H H H H H I L L L L L I H L H L H
QN1 QN1 L H
QN1
Addressable Latch
X = Dont Care Condition L = LOW Voltage Level H = HIGH Voltage Level QN1 = Previous Output State
QN1 QN1 L H
H H
H H
QN1 QN1
http://onsemi.com
196
SN74LS259
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current 20 0.4 100 36 0.5 20 V A mA mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
CL = 15 pF
http://onsemi.com
197
SN74LS259
AC WAVEFORMS
D D tw E tPHL Q OTHER CONDITIONS: C = H, A = STABLE tPLH 1.3 V OTHER CONDITIONS: E = L, C = H, A = STABLE tw 1.3 V Q 1.3 V tPHL 1.3 V 1.3 V tPLH 1.3 V
Figure 1. Turn-on and Turn-off Delays, Enable To Output and Enable Pulse Width
A1
1.3 V
1.3 V
A1 Q1
Q=D
Q=D
OTHER CONDITIONS: E = L, C = L, D = H
1.3 V tPHL
A ts E
STABLE ADDRESS
Q OTHER CONDITIONS: E = H
1.3 V
OTHER CONDITIONS: C = H
http://onsemi.com
198
http://onsemi.com
7 GND
14 1
ORDERING INFORMATION
Device SN74LS260N SN74LS260D Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
199
SN74LS260
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current Total, Output HIGH Total, Output LOW 20 0.4 100 4.0 5.5 0.5 20 V A mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
200
8-Bit High Speed Register Parallel Register Common Clock and Master Reset Input Clamp Diodes Limit High-Speed Termination Effects
mA mA
20 1
ORDERING INFORMATION
Device SN74LS273N SN74LS273DW Package 16 Pin DIP 16 Pin Shipping 1440 Units/Box 2500/Tape & Reel
201
SN74LS273
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 20 Q7 19 D7 18 D6 17 Q6 16 Q5 15 D5 14 D4 13 Q4 12 CP 11
1 MR
2 Q0
3 D0
4 D1
5 Q1
6 Q2
7 D2
8 D3
9 Q3
10 GND
LOADING (Note a) PIN NAMES CP D0 D7 MR Q0 Q7 Clock (Active HIGH Going Edge) Input Data Inputs Master Reset (Active LOW) Input Register Outputs HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L.
TRUTH TABLE
MR L H H CP X Dx X H L Qx L H L
LOGIC DIAGRAM
3 11 4 7 8 13 14 17 18
D0
D1
D2
D3
D4
D5
D6
D7
CP CP D CD Q CP D CD Q CP D CD Q CP D CD Q CP D CD Q CP D CD Q CP D CD Q CP D CD Q
MR
Q0
2
Q1
5
Q2
6
Q3
9
Q4
12
Q5
15
Q6
16
Q7
19
http://onsemi.com
202
SN74LS273
FUNCTIONAL DESCRIPTION
The SN74LS273 is an 8-Bit Parallel Register with a common Clock and common Master Reset. When the MR input is LOW, the Q outputs are LOW, independent of the other inputs. Information meeting the
setup and hold time requirements of the D inputs is transferred to the Q outputs on the LOW-to-HIGH transition of the clock input.
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
203
SN74LS273
AC WAVEFORMS
1/f max tW CP 1.3 V ts(H) D * 1.3 V tPLH Qn 1.3 V tPHL
*The shaded areas indicate when the input is permitted to *change for predictable output performance.
1.3 V th(H)
1.3 V ts(L)
Qn
Figure 1. Clock to Output Delays, Clock Pulse Width, Frequency, Setup and Hold Times Data to Clock DEFINITION OF TERMS
Figure 2. Master Reset to Output Delay, Master Reset Pulse Width, and Master Reset Recovery Time
SETUP TIME (ts) is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW-to-HIGH in order to be recognized and transferred to the outputs. HOLD TIME (th) is defined as the minimum time following the clock transition from LOW-to-HIGH that the logic level must be maintained at the input in order to ensure
continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW-to-HIGH and still be recognized. RECOVERY TIME (trec) is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW-to-HIGH in order to recognize and transfer HIGH data to the Q outputs.
http://onsemi.com
204
Generates Either Odd or Even Parity for Nine Data Lines Typical Data-to-Output Delay of only 33 ns Cascadable for n-Bits Can Be Used To Upgrade Systems Using MSI Parity Circuits Typical Power Dissipation = 80 mW
14 1
INPUTS VCC 14 F 13 F G H 1 G 2 H 3 NC I E 12 E D 11 D C 10 C B 9 B A 8
A EVEN ODD
14 1
INPUTS
FUNCTION TABLE
NUMBER OF INPUTS A THRU 1 THAT ARE HIGH 0, 2, 4, 6, 8 1, 3, 5, 7, 9
H = HIGH Level, L = LOW Level
ORDERING INFORMATION
Device SN74LS280N Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
SN74LS280D
205
SN74LS280
FUNCTIONAL BLOCK DIAGRAM
A (8) B (9) (5) EVEN
C (10)
D E F
G H
(1) (2)
I (4)
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
206
http://onsemi.com
16 1
ORDERING INFORMATION
Device SN74LS283N SN74LS283D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
207
SN74LS283
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 B3 15 A3 14 3 13 A4 12 B4 11 4 10 C4 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 2 2 B2 3 A2 4 1 5 A1 6 B1 7 C0 8 GND
LOADING (Note a) PIN NAMES A1 A4 B1 B4 C0 S1 S4 C4 Operand A Inputs Operand B Inputs Carry Input Sum Outputs Carry Output HIGH 1.0 U.L. 1.0 U.L. 0.5 U.L. 10 U.L. 10 U.L. LOW 0.5 U.L. 0.5 U.L. 0.25 U.L. 5 U.L. 5 U.L.
LOGIC SYMBOL
5 3 14 12 6 2 15 11
A1 A2 A3 A4 B1 B2 B3 B4 7 C0 1 2 3 4 4 1 13 10 C4 9
http://onsemi.com
208
SN74LS283
LOGIC DIAGRAM
C0
7
A1
5
B1
6
A2
3
B2
2
A3
14
B3
15
A4
12
B4
11
C1
C2
C3
1 3
13 4
10
C4
FUNCTIONAL DESCRIPTION
The LS283 adds two 4-bit binary words (A plus B) plus the incoming carry. The binary sum appears on the sum outputs (1 4) and outgoing carry (C4) outputs.
C0 + (A1 + B1) + 2(A2 + B2) + 4(A3 + B3) + 8(A4 + B4) = 1 + 2 2 + 4 3 + 8 4 + 16C4
Due to the symmetry of the binary add function the LS283 can be used with either all inputs and outputs active HIGH (positive logic) or with all inputs and outputs active LOW (negative logic). Note that with active HIGH inputs, Carry Input can not be left open, but must be held LOW when no carry in is intended.
B2 L 0 1
B3 L 0 1
B4 H 1 0
1 H 1 0
2 H 1 0
3 L 0 1
4 L 0 1
C4 H 1 0 (10+9=19) (carry+5+6=12)
Interchanging inputs of equal weight does not affect the operation, thus C0, A1, B1, can be arbitrarily assigned to pins 7, 5 or 3.
http://onsemi.com
209
SN74LS283
FUNCTIONAL TRUTH TABLE
C (n 1) L L L L H H H H An L L H H L L H H Bn L H L H L H L H n L H H L H L L H Cn L L L H L H H H
mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
210
SN74LS283
AC CHARACTERISTICS (TA = 25C, VCC = 5.0 V)
Limits Symbol tPLH tPHL tPLH tPHL tPLH tPHL tPLH tPHL Parameter Propagation Delay, C0 Input to Any Output Propagation Delay, Any A or B Input to Outputs Propagation Delay, C0 Input to C4 Output Propagation Delay, Any A or B Input to C4 Output Min Typ 16 15 15 15 11 11 11 12 Max 24 24 24 24 17 22 17 17 Unit ns ns CL = 15 pF Figures 1 & 2 ns ns Test Conditions
AC WAVEFORMS
1.3 V tPLH 1.3 V VOUT tPHL
VIN VOUT
VIN
Figure 1.
Figure 2.
http://onsemi.com
211
Select From Two Data Sources Fully Edge-Triggered Operation Typical Power Dissipation of 65 mW Input Clamp Diodes Limit High Speed Termination Effects
16
16 1
ORDERING INFORMATION
Device SN74LS298N SN74LS298D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
212
SN74LS298
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 Qa 15 Qb 14 Qc 13 Qd 12 CP 11 S 10 I0c 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 I1b 2 I1a 3 I0a 4 I0b 5 I1c 6 I1d 7 I0d 8 GND
LOADING (Note a) PIN NAMES S CP I0a I0d I1a I1d Qa Qd Common Select Input Clock (Active LOW Going Edge) Input Data Inputs from Source 0 Data Inputs from Source 1 Register Outputs HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L.
LOGIC SYMBOL
3 2 4 1 9 5 7 6
Qb 14
Qc 13
Qd 12
http://onsemi.com
213
SN74LS298
LOGIC OR BLOCK DIAGRAM
I1a
2
I0a
3
I1b
1
I0b
4
I1c
5
I0c
9
I1d
6
I0d
7
S
10
CP
11
R CP S Qa
15
R CP S Qb
14
R CP S Qc
13
R CP S Qd
12
Qa
Qb
Qc
Qd
FUNCTIONAL DESCRIPTION
The LS298 is a high speed Quad 2-Port Register. It selects four bits of data from two sources (ports)under the control of a Common Select Input (S). The selected data is transferred to the 4-bit output register synchronous with the HIGH to LOW transition of the Clock input (CP). The 4-bit
output register is fully edge-triggered. The Data inputs (I) and Select input (S) must be stable only one setup time prior to the HIGH to LOW transition of the clock for predictable operation.
TRUTH TABLE
INPUTS S I I h h I0 I h X X I1 X X I h OUTPUT Q L H L H
L = LOW Voltage Level H = HIGH Voltage Level X = Dont Care I = LOW Voltage Level one setup time prior to the HIGH to LOW clock transition. h = HIGH Voltage Level one setup time prior to the HIGH to LOW clock transition.
http://onsemi.com
214
SN74LS298
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH IIL IOS ICC Input HIGH Current 0.1 Input LOW Current Short Circuit Current (Note 1) Power Supply Current 20 0.4 100 21 0.5 20 V A mA mA mA mA IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
DEFINITIONS OF TERMS
SETUP TIME (ts) is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs. HOLD TIME (th) is defined as the minimum time following the clock transition from LOW to HIGH that the
logic level must be maintained at the input in order to ensure continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized.
http://onsemi.com
215
SN74LS298
AC WAVEFORMS
I0 I1* ts(L) CP 1.3 V tPHL Q 1.3 V tW(H) tPLH 1.3 V Q Q = I0 Q = I1 1.3 V th(L) tW(L) ts(H) 1.3 V 1.3 V th(H) ts(L) CP 1.3 V S* 1.3 V th(L) = 0 1.3 V th(H) = 0 ts(H) 1.3 V
*The shaded areas indicate when the input is permitted to *change for predictable output performance.
Figure 1.
Figure 2.
http://onsemi.com
216
Common I/O for Reduced Pin Count Four Operation Modes: Shift Left, Shift Right, Load and Store Separate Shift Right Serial Input and Shift Left Serial Input for Easy
Cascading 3-State Outputs for Bus Oriented Applications Input Clamp Diodes Limit High-Speed Termination Effects ESD > 3500 Volts
20
20 1
ORDERING INFORMATION
Device SN74LS299N SN74LS299DW Package 16 Pin DIP 16 Pin Shipping 1440 Units/Box 2500/Tape & Reel
217
SN74LS299
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 20 S1 19 Ds7 18 Q7 17 I/O7 I/O5 I/O3 I/O1 16 15 14 13 CP 12 DS0 11 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.
1 S0
9 10 MR GND
LOADING (Note a) PIN NAMES CP DS0 DS7 I/On OE1, OE2 Q0, Q7 MR S0, S1 Clock Pulse (Active PositiveGoing Edge) Input Serial Data Input for Right Shift Serial Data Input for Left Shift Parallel Data Input or Parallel Output (3State) 3State Output Enable (Active LOW) Inputs Serial Outputs Asynchronous Master Reset (Active LOW) Input Mode Select Inputs HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 0.5 U.L. 65 U.L. 0.5 U.L. 10 U.L. 0.5 U.L. 1 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 0.25 U.L. 15 U.L. 0.25 U.L. 5 U.L. 0.25 U.L. 0.5 U.L.
S1 19 S0
LOGIC DIAGRAM
18
DS7 DS0
11
12
D CK CLR Q
D CK CLR Q
D CK CLR Q
D CK CLR Q
D CK CLR Q
D CK CLR Q
D CK CLR Q
D CK CLR Q
17
13
14
15
16
I/O0
I/O1
I/O2
I/O3
I/O4
I/O5
I/O6
I/O7
http://onsemi.com
218
SN74LS299
FUNCTION TABLE
INPUTS MR L L L L L H H H H H H H H S1 X X H L X L L H H H L L L S0 X X H X L H H L L H L L L OE1 H X X L L X L X L X H X L OE2 X H X L L X L X L X X H L X X X CP X X X X X DS0 X X X X X D D X X X X X X DS7 X X X X X X X D D X X X X Asynchronous Reset; Q0 = Q7 = LOW Reset I/O Voltage Undetermined Asynchronous Reset; Q0 = Q7 = LOW I/O Voltage LOW RESPONSE
Shift Left; DQ7; Q7Q6; etc. Shift Left; DQ7 & I/O7; Q7Q6 & I/O6; etc. Parallel Load; I/OnQn
Hold: I/O Voltage undetermined Hold: I/On = Qn
Shift Right; D Q0; Q0 Q1; etc. Shift Right; D Q0 & I/O0; Q0 O1 & I/O1; etc.
http://onsemi.com
219
SN74LS299
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage I/O0 I/O7 Output HIGH Voltage Q 0 , Q7 Output LOW Voltage g I/O0 I/O7 Output LOW Voltage g I/O0 I/O7 Output Off Current HIGH I/O0 I/O7 Output Off Current LOW I/O0 I/O7 Others S0, S1, I/O0 I/O7 IIH Input HIGH C I t Current t Others S0, S1 I/O0 I/O7 Others IIL IOS Input LOW Current S0, S1 Short Circuit Current (Note 1) Power Supply Current Q 0 , Q7 I/O0 I/O7 20 30 0.8 100 130 53 mA mA mA mA 2.4 2.7 0.65 3.1 3.4 0.25 0.35 0.4 0.5 0.4 0.5 40 400 20 40 0.1 0.2 0.1 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V V V V V A A A A mA mA mA mA VCC = MAX, VIN = 0 4 V MAX 0.4 VCC = MAX VCC = MAX VCC = MAX VCC = MAX, VIN = 7 0 V MAX 7.0 VCC = MAX, VIN = 5.5 V VCC = MAX, VIN = 2.7 V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX VCC = MIN, IOH = MAX IOL = 12 mA IOL = 24 mA IOL = 4.0 mA IOL = 8.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VO OL
VO OL IOZH IOZL
ICC
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
220
SN74LS299
AC CHARACTERISTICS (TA = 25C, VCC = 5.0 V)
Limits Symbol fMAX tPHL tPLH tPHL tPHL tPLH tPHL tPZH tPZL tPHZ tPLZ Parameter Maximum Clock Frequency Propagation Delay, Clock to Q0 or Q7 Propagation Delay, Clear to Q0 or Q7 Propagation Delay, Clock to I/O0 I/O7 Propagation Delay, Clear to I/O0 I/O7 Output Enable Time Output Disable Time Min 25 Typ 35 26 22 27 26 17 26 13 19 10 10 39 33 40 39 25 40 21 30 15 15 Max Unit MHz ns ns ns ns ns ns CL = 5.0 pF CL = 45 pF, RL = 667 CL = 15 pF Test Conditions
http://onsemi.com
221
SN74LS299
3-STATE WAVEFORMS
VIN
1.3 V tPLH
VIN
1.3 V tPLH
VOUT
1.3 V
VOUT
1.3 V
Figure 1.
Figure 2.
Figure 3.
Figure 4.
SW1
5 k CL* SW2
Figure 5.
http://onsemi.com
222
http://onsemi.com
16 1
ORDERING INFORMATION
Device SN74LS365AN SN74LS365AD SN74LS367AN SN74LS367AD SN74LS368AN SN74LS368AD Package 16 Pin DIP 16 Pin 16 Pin DIP 16 Pin 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel 2000 Units/Box 2500/Tape & Reel 2000 Units/Box 2500/Tape & Reel
223
1 E1
8 GND
TRUTH TABLE
INPUTS E1 L L H X E2 L L X H D L H X X L H (Z) (Z) OUTPUT
SN74LS368A HEX 3-STATE INVERTER BUFFER SEPARATE 2-BIT AND 4-BIT SECTIONS
VCC 16 E 15 14 13 12 11 10 9
1 E
8 GND
1 E
8 GND
TRUTH TABLE
INPUTS E L L H D L H X L H (Z) OUTPUT
TRUTH TABLE
INPUTS E L L H D L H X H L (Z) OUTPUT
http://onsemi.com
224
VCC = MAX, VOUT = 2.7 V VCC = MAX, VOUT = 0.4 V VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX, VIN = 0.5 V Either E Input at 2.0 V VCC = MAX, VIN = 0.4 V Both E Inputs at 0.4 V VCC = MAX VCC = MAX
mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
CL = 5.0 pF
http://onsemi.com
225
SN74LS373 SN74LS374 Octal Transparent Latch with 3-State Outputs; Octal D-Type Flip-Flop with 3-State Output
The SN74LS373 consists of eight latches with 3-state outputs for bus organized system applications. The flip-flops appear transparent to the data (data changes asynchronously) when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the setup times is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH the bus output is in the high impedance state. The SN74LS374 is a high-speed, low-power Octal D-type Flip-Flop featuring separate D-type inputs for each flip-flop and 3-state outputs for bus oriented applications. A buffered Clock (CP) and Output Enable (OE) is common to all flip-flops. The SN74LS374 is manufactured using advanced Low Power Schottky technology and is compatible with all ON Semiconductor TTL families.
http://onsemi.com
Eight Latches in a Single Package 3-State Outputs for Bus Interfacing Hysteresis on Latch Enable Edge-Triggered D-Type Inputs Buffered Positive Edge-Triggered Clock Hysteresis on Clock Input to Improve Noise Margin Input Clamp Diodes Limit High Speed Termination Effects
20 1
20 1
ORDERING INFORMATION
Device SN74LS373N SN74LS373DW SN74LS374N SN74LS374DW Package 16 Pin DIP 16 Pin 16 Pin DIP 16 Pin Shipping 1440 Units/Box 2500/Tape & Reel 1440 Units/Box 2500/Tape & Reel
226
SN74LS373 SN74LS374
CONNECTION DIAGRAM DIP (TOP VIEW) SN74LS373
VCC 20 O7 19 D7 18 D6 17 O6 16 O5 15 D5 14 D4 13 O4 12 LE 11 VCC 20 O7 19 D7 18 D6 17
SN74LS374
O6 16 O5 15 D5 14 D4 13 O4 12 CP 11
1 OE
2 O0
3 D0
4 D1
5 O1
6 O2
7 D2
8 D3
9 O3
10 GND
NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.
1 OE
2 O0
3 D0
4 D1
5 O1
6 O2
7 D2
8 D3
9 O3
10 GND
LOADING (Note a) PIN NAMES D0 D7 LE CP OE O0 O7 Data Inputs Latch Enable (Active HIGH) Input Clock (Active HIGH Going Edge) Input Output Enable (Active LOW) Input Outputs HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 0.5 U.L. 65 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 0.25 U.L. 15 U.L.
LS374
LE OE L L H On H L Z*
H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Z = High Impedance * Note: Contents of flip-flops unaffected by the state of the Output Enable input (OE).
http://onsemi.com
227
SN74LS373 SN74LS374
LOGIC DIAGRAMS SN74LS373
3 4 7 8 13 14 17 18
D0 D LATCH ENABLE LE 11 OE Q G
D1 D Q G
D2 D Q G
D3 D Q G
D4 D Q G
D5 D Q G
D6 D Q G
D7 D Q G
O0
2 5
O1
6
O2
9
O3
12
O4
15
O5
16
O6
19
O7
SN74LS374
3 11 4 7 8 13 14 17 18
D0 CP D Q Q CP D Q Q
D1 CP D Q Q
D2 CP D Q Q
D3 CP D Q Q
D4 CP D Q Q
D5 CP D Q Q
D6 CP D Q Q
D7
CP
OE
1 2
O0
5
O1
6
O2
9
O3
12
O4
15
O5
16
O6
19
O7
VCC = MAX, VOUT = 2.7 V VCC = MAX, VOUT = 0.4 V VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
228
SN74LS373 SN74LS374
AC CHARACTERISTICS (TA = 25C, VCC = 5.0 V)
Limits LS373 Symbol fMAX tPLH tPHL tPLH tPHL tPZH tPZL tPHZ tPLZ Parameter Maximum Clock Frequency Propagation Delay, Data to Output Clock or Enable to Output Output Enable Time Output Disable Time 12 12 20 18 15 25 12 15 18 18 30 30 28 36 20 25 15 19 20 21 12 15 28 28 28 28 20 25 Min Typ Max Min 35 LS374 Typ 50 Max Unit MHz ns ns ns ns CL = 5.0 pF CL = 45 pF pF, RL = 667 Test Conditions
DEFINITION OF TERMS
SETUP TIME (ts) is defined as the minimum time required for the correct logic level to be present at the logic input prior to LE transition from HIGH-to-LOW in order to be recognized and transferred to the outputs.
HOLD TIME (th) is defined as the minimum time following the LE transition from HIGH-to-LOW that the logic level must be maintained at the input in order to ensure continued recognition.
http://onsemi.com
229
SN74LS373 SN74LS374
SN74LS373 AC WAVEFORMS
tW LE 1.3 V ts Dn tPLH OUTPUT tPHL th tW
Figure 1.
OE tPZL VOUT 1.3 V 0.5 V 1.3 V 1.3 V tPLZ 1.3 V VOL OE tPZH VOUT 1.3 V 1.3 V tPHZ 1.3 V VOH 1.3 V 0.5 V
Figure 2.
Figure 3.
AC LOAD CIRCUIT
VCC
SWITCH POSITIONS
RL SYMBOL SW1 tPZH tPZL TO OUTPUT UNDER TEST tPLZ tPHZ SW1 Open Closed Closed Closed SW2 Closed Open Closed Closed
Figure 4.
http://onsemi.com
230
SN74LS373 SN74LS374
SN74LS374 AC WAVEFORMS
tWH CP 1.3 V ts Dn tPLH OUTPUT 1.3 V 1.3 V tPHL 1.3 V tWL 1.3 V 1.3 V th OE tPZL VOUT 1.3 V 0.5 V 1.3 V 1.3 V tPLZ 1.3 V VOL
Figure 6.
Figure 5.
OE tPZH VOUT
Figure 7.
AC LOAD CIRCUIT
VCC RL
SWITCH POSITIONS
SYMBOL tPZH SW1 Open Closed Closed Closed SW2 Closed Open Closed Closed
SW1
tPZL tPLZ
tPHZ
Figure 8.
http://onsemi.com
231
8-Bit High Speed Parallel Registers Positive Edge-Triggered D-Type Flip Flops Fully Buffered Common Clock and Enable Inputs True and Complement Outputs Input Clamp Diodes Limit High Speed Termination Effects
20 1
ORDERING INFORMATION
Device SN74LS377N SN74LS377DW Package 16 Pin DIP 16 Pin Shipping 1440 Units/Box 2500/Tape & Reel
232
SN74LS377
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 20
Q7 19
D7 18
D6 17
Q6 16
Q5 15
D5 14
D4 13
Q4 12
CP 11 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.
1 E
2 Q0
3 D0
4 D1
5 Q1
6 Q2
7 D2
8 D3
9 Q3
10 GND
LOADING (Note a) PIN NAMES E D0 D3 CP Q0 Q3 Q0 Q3 Enable (Active LOW) Input Data Inputs Clock (Active HIGH Going Edge) Input True Outputs Complemented Outputs HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. 10 U.L. LOW 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L. 5 U.L.
LOGIC DIAGRAM
3 4 7 8 13 14 17 18
D0 E ENABLE
1
D1
D2
D3
D4
D5
D6
D7
CP CLOCK
11
CP D Q
CP D Q
CP D Q
CP D Q
CP D Q
CP D Q
CP D Q
CP D Q
Q0
2
Q1
5
Q2
6
Q3
9
Q4
12
Q5
15
Q6
16
Q7
19
http://onsemi.com
233
SN74LS377
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 Input HIGH Current Input LOW Current Short Circuit Current (Note 1) Power Supply Current 20 0.5 20 0.1 0.4 100 28 V A mA mA mA mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA IOL = 8.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V VCC = MAX VCC = MAX, NOTE 1
NOTE: With all inputs open and GND applied to all data and enable inputs, ICC is measured after a momentary GND, then 4.5 V is applied to clock. Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
DEFINITION OF TERMS
SETUP TIME (ts) is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW-to-HIGH in order to be recognized and transferred to the outputs. HOLD TIME (th) is defined as the minimum time following the clock transition from LOW-to-HIGH that the
logic level must be maintained at the input in order to ensure continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW-to-HIGH and still be recognized.
http://onsemi.com
234
SN74LS377
TRUTH TABLE
E H L L
L = LOW Voltage Level H = HIGH Voltage Level X = Immaterial
CP
Dn X H L
Qn No Change H L
Qn No Change L H
AC WAVEFORM
1/fmax CP 1.3 V ts(H) D OR E * 1.3 V tPLH Q 1.3 V th(H) ts(L) tW 1.3 V th(L) 1.3 V tPHL 1.3 V
*The shaded areas indicate when the input is permitted to change for predictable output performance.
http://onsemi.com
235
http://onsemi.com
14 1
ORDERING INFORMATION
Device SN74LS393N SN74LS393D Package 14 Pin DIP 14 Pin Shipping 2000 Units/Box 2500/Tape & Reel
236
SN74LS393
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 14 CP 13 MR 12 Q0 11 Q1 10 Q2 9 Q3 8 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 CP 2 MR 3 Q0 4 Q1 5 Q2 6 Q3 7 GND
LOADING (Note a) PIN NAMES CP CP0 CP1 MR Q0 Q3 Clock (Active LOW Going Edge) Input to +16 (LS393) Clock (Active LOW Going Edge) Input to 2 (LS390) Clock (Active LOW Going Edge) Input to 5 (LS390) Master Reset (Active HIGH) Input FlipFlop Outputs HIGH 0.5 U.L. 0.5 U.L. 0.5 U.L. 0.5 U.L. 10 U.L. LOW 1.0 U.L. 1.0 U.L. 1.5 U.L. 0.25 U.L. 5 U.L.
http://onsemi.com
237
SN74LS393
FUNCTIONAL DESCRIPTION
Each half of the SN74LS393 operates in the Modulo 16 binary sequence, as indicated in the 16 Truth Table. The first flip-flop is triggered by HIGH-to-LOW transitions of the CP input signal. Each of the other flip-flops is triggered by a HIGH-to-LOW transition of the Q output of the preceding flip-flop. Thus state changes of the Q outputs do
not occur simultaneously. This means that logic signals derived from combinations of these outputs will be subject to decoding spikes and, therefore, should not be used as clocks for other counters, registers or flip-flops. A HIGH signal on MR forces all outputs to the LOW state and prevents counting.
K CP CD MR
J Q CD
K CP
J Q CD
K CP
J Q CD
K CP
J Q
Q0
Q1
Q2
Q3
TRUTH TABLE
OUTPUTS COUNT 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Q3 L L L L L L L L H H H H H H H H Q2 L L L L H H H H L L L L H H H H Q1 L L H H L L H H L L H H L L H H Q0 L H L H L H L H L H L H L H L H
http://onsemi.com
238
SN74LS393
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.7 0.65 3.5 0.25 VO OL Output LOW Voltage 0.35 IIH Input HIGH Current 0.1 MR IIL Input LOW Current CP, CP0 CP1 IOS ICC Short Circuit Current (Note 1) Power Supply Current 20 0.4 1.6 2.4 100 26 0.5 20 V A mA mA mA mA mA mA VCC = MAX VCC = MAX VCC = MAX, VIN = 0.4 V IOL = 8.0 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 4.0 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
239
SN74LS393
AC WAVEFORMS
*CP
1.3 V tW tPHL
Figure 1.
Figure 2.
*The number of Clock Pulses required between tPHL and tPLH measurements can be determined from the appropriate Truth Table.
http://onsemi.com
240
Hysteresis at Inputs to Improve Noise Margin PNP Inputs Reduce Loading 3-State Outputs Drive Bus Lines Inputs and Outputs Opposite Side of Package, Allowing Easier Interface to Microprocessors Input Clamp Diodes Limit High-Speed Termination Effects
LOGIC AND CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 20 19 18 17 16 15 14 13 12 11
20
10 GND
20 1
ORDERING INFORMATION
Device SN74LS541N SN74LS541DW Package 16 Pin DIP 16 Pin Shipping 1440 Units/Box 2500/Tape & Reel
241
SN74LS541
BLOCK DIAGRAM
E1 E2 (2) (18) (1) (19)
INPUTS E1 Y1 L H X L E2 L X H L D H X X L
D1
D2 D3 D4 D5 D6 D7 D8
Y2 Y3 Y4 Y5 Y6
(12) Y7 (11) Y8
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
242
SN74LS541
AC CHARACTERISTICS (TA = 25C)
Limits Symbol tPLH tPHL tPZH tPZL tPHZ tPLZ Parameter Propagation Delay, g y Data to Output Output Enable Time to HIGH Level Output Enable Time to LOW Level Output Disable Time to HIGH Level Output Disable Time to LOW Level Min Typ 12 12 15 20 10 15 Max 15 ns 18 32 38 18 29 ns ns ns CL = 5 0 pF 5.0 ns VCC = 5 0 V 5.0 CL = 45 pF RL = 667 Unit Test Conditions
AC WAVEFORMS
VCC VIN 1.3 V tPLH VOUT 1.3 V 1.3 V tPHL 1.3 V SW1 RL
Figure 1.
TO OUTPUT UNDER TEST VIN 1.3 V tPLH VOUT 1.3 V 1.3 V tPHL 1.3 V CL* 5 k SW2
Figure 2.
VE VE VOUT
SWITCH POSITIONS
SYMBOL tPZH tPZL tPLZ SW1 Open Closed Closed Closed SW2 Closed Open Closed Closed
Figure 3.
VE 1.5 V VE VOUT tPZH 1.5 V 1.5 V tPHZ VOH 1.5 V 0.5 V
tPHZ
Figure 4.
Figure 5.
http://onsemi.com
243
http://onsemi.com
FUNCTION TABLE
CONTROL INPUTS G L L H DIR L H X LS640 LS642 B data to A bus A data to B bus Isolation OPERATION LS641 LS645 B data to A bus A data to B bus Isolation
20 1
ORDERING INFORMATION
Device SN74LS640N SN74LS640DW SN74LS641N Package 16 Pin DIP 16 Pin 16 Pin DIP 16 Pin 16 Pin DIP 16 Pin 16 Pin DIP 16 Pin Shipping 1440 Units/Box 2500/Tape & Reel 1440 Units/Box 2500/Tape & Reel 1440 Units/Box 2500/Tape & Reel 1440 Units/Box 2500/Tape & Reel
244
1 DIR
2 A1
3 A2
4 A3
5 A4
6 A5
7 A6
8 A7
9 A8
10 GND
1 DIR
2 A1
3 A2
4 A3
5 A4
6 A5
7 A6
8 A7
9 A8
10 GND
SN74LS640 SN74LS642
SN74LS641 SN74LS645
http://onsemi.com
245
VCC = MAX, VOUT = 2.7 V VCC = MAX, VOUT = 0.4 V VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 5.5 V VCC = MAX, VIN = 0.4 V VCC = MAX
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
CL = 45 pF, RL = 667
http://onsemi.com
246
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 7.0 V VCC = MAX, VIN = 0.4 V
http://onsemi.com
247
Simultaneous Read / Write Operation Expandable to 512 Words by n-Bits Typical Access Time to 20 ns 3-State Outputs for Expansion Typical Power Dissipation of 125 mW
16 1
ORDERING INFORMATION
Device SN74LS670N SN74LS670D Package 16 Pin DIP 16 Pin Shipping 2000 Units/Box 2500/Tape & Reel
248
SN74LS670
CONNECTION DIAGRAM DIP (TOP VIEW)
VCC 16 D1 15 WA 14 WB 13 EW 12 ER 11 Q1 10 Q2 9 NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. 1 D2 2 D3 3 D4 4 RB 5 RA 6 Q4 7 Q3 8 GND
LOADING (Note a) PIN NAMES D1 D4 WA, WB EW RA, RB ER Q1 Q4 Data Inputs Write Address Inputs Write Enable (Active LOW) Input Read Address Inputs Read Enable (Active LOW) Input Outputs HIGH 0.5 U.L. 0.5 U.L. 1.0 U.L. 0.5 U.L. 1.5 U.L. 65 U.L. LOW 0.25 U.L. 0.25 U.L. 0.5 U.L. 0.25 U.L. 0.75 U.L. 15 U.L.
LOGIC SYMBOL
12 14 13 5 4 WA EW WB RA RB ER 11 15 1 2 3 D1 D2 D3 D4
Q1 Q2 Q3 Q4 10 9 7 6
http://onsemi.com
249
SN74LS670
LOGIC DIAGRAM
D4
12 3
D3
2
D2
1
D1
15
EW
13
WB
14
WA WORD 0 G Q D G Q D G Q D G Q D
G Q
G Q
G Q
G Q
WORD 1
WORD 2 G Q D G Q D G Q D G Q D
WORD 3 G Q
4
G Q
G Q
G Q
RB
11
ER
RA
10
Q4
Q2
Q1
http://onsemi.com
250
SN74LS670
DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)
Limits Symbol VIH VIL VIK VOH Parameter Input HIGH Voltage Input LOW Voltage Input Clamp Diode Voltage Output HIGH Voltage 2.4 0.65 3.1 0.25 VO OL IOZH IOZL Output LOW Voltage 0.35 Output Off Current HIGH Output Off Current LOW Input HIGH Current D, R, W EW ER D, R, W EW ER Input LOW Current D, R, W EW ER Short Circuit Current (Note 1) Power Supply Current 30 0.5 20 20 20 40 60 0.1 0.2 0.3 0.4 0.8 1.2 130 50 V A A A IOL = 24 mA 0.4 Min 2.0 0.8 1.5 Typ Max Unit V V V V V Test Conditions Guaranteed Input HIGH Voltage for All Inputs Guaranteed Input LOW Voltage for All Inputs VCC = MIN, IIN = 18 mA VCC = MIN, IOH = MAX, VIN = VIH or VIL per Truth Table IOL = 12 mA VCC = VCC MIN, VIN = VIL or VIH per Truth Table
IIH
mA
IIL
mA
IOS ICC
mA mA
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
251
SN74LS670
AC CHARACTERISTICS (TA = 25C)
Limits Symbol tPLH tPHL tPLH tPHL tPLH tPHL tPZH tPZL tPLZ tPHZ Parameter Propagation Delay, RA or RB to Output Propagation Delay, EW to Output Propagation Delay, Data to Output Output Enable Time Output Disable Time Min Typ 23 25 26 28 25 23 15 22 16 30 Max 40 45 45 50 45 40 35 40 35 50 Unit ns ns ns ns ns CL = 5.0 pF VCC = 5.0 V, CL = 45 pF Test Conditions
AC WAVEFORMS
D, EW
1.3 V tPHL
RA, RB
1.3 V tPHL
Figure 1.
Figure 2.
WA, WB
1.3 V ts
D tW EW 1.3 V
Figure 3.
http://onsemi.com
252
http://onsemi.com
PULLUP yes no no
20
20 1
ORDERING INFORMATION
Device SN74LS682N SN74LS682DW SN74LS684N SN74LS684DW SN74LS688N SN74LS688DW Package 16 Pin DIP 16 Pin 16 Pin DIP 16 Pin 16 Pin DIP 16 Pin Shipping 1440 Units/Box 2500/Tape & Reel 1440 Units/Box 2500/Tape & Reel 1440 Units/Box 2500/Tape & Reel
253
SN74LS682/684
1 P>Q
2 P0
3 Q0
4 P1
5 Q1
6 P2
7 Q2
8 P3
9 Q3
10 GND
VCC P=Q 20 19
Q7 18
P7 17
Q6 16
P6 15
Q5 14
P5 13
Q4 12
P4 11
SN74LS688
1 G
2 P0
3 Q0
4 P1
5 Q1
6 P2
7 Q2
8 P3
9 Q3
10 GND
FUNCTION TABLE
INPUTS DATA P, Q P=Q P>Q P<Q X ENABLES G, GT L L L H G2 L L L H P=Q L H H H P>Q H L H H OUTPUTS
http://onsemi.com
254
VCC = MAX, VIN = 2.7 V VCC = MAX, VIN = 5.5 V VCC = MAX, VIN = 7.0 V
Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.
http://onsemi.com
255
P7 Q7 P6 Q6 P5 Q5 P4 Q4 P3 Q3 P2 Q2 P1 Q1 P0 Q0
(17) (18) (15) (16) (13) (14) (11) (12) (8) (9) (6) (7) (4) (5) (2) (3) (19)
P7 Q7 P6 Q6 P5 Q5 P4 Q4 P3 Q3 P2 Q2 P1
(1)
(17) (18) (15) (16) (13) (14) (11) (12) (8) (9) (6) (7) (4) (5) (2) (3)
(19)
P=Q
P=Q
Q1 P0 Q0
P>Q
(1)
SN74LS688
http://onsemi.com
256
SN74LS684
Limits Symbol tPLH tPHL tPLH tPHL tPLH tPHL tPLH tPHL Parameter Propagation Delay, P to P = Q Propagation Delay, Q to P = Q Propagation Delay, P to P > Q Propagation Delay, Q to P > Q Min Typ 15 17 16 15 22 17 24 20 Max 25 25 25 25 30 30 30 30 Unit ns ns ns ns Test Conditions
SN74LS688
Limits Symbol tPLH tPHL tPLH tPHL tPLH tPHL Parameter Propagation Delay, P to P = Q Propagation Delay, Q to P = Q Propagation Delay, G , G1 to P = Q Min Typ 12 17 12 17 12
13
Max 18 23 18 23 18 20
Unit ns ns ns
Test Conditions
http://onsemi.com
257
http://onsemi.com
258
http://onsemi.com
259
http://onsemi.com
260
The Reliability Audit Program developed in March 1977 is the ON Semiconductor internal reliability audit which is designed to assess outgoing product performance under accelerated stress conditions. Logic Reliability Engineering has overall responsibility for RAP, including updating its requirements, interpreting its results, administration at offshore locations, and monthly reporting of results. These reports are available at all sales offices.
RAP is a system of environmental and electrical tests performed periodically on randomly selected samples of standard products. Each sample receives the tests specified in section 2.0. Frequency of testing is specified per internal document 12MRM15301A.
http://onsemi.com
261
Pull 500* piece sample from lot following Group A acceptance. 45* 340 Initial Seal** PTHB 48 hrs PTH*** 48 hrs 100
Op Life 40 hours
Interim Electrical
Add 460 cycles interim test Add 500 cycles final interim* test Temp Cycle# 1000 cycles (Additional)
scrap # One sample per month for LS, 10H, 10K, MG CMOS, and HSL CMOS.
scrap
* PTHB or PTH not required for hermetic products: reduce total sample size to 450 pcs. Additional sample reductions for high pin-count devices per TABLE II notes. ** Seal (Fine & Gross Leak) required for hermetic products. *** PTH to be used when sockets for PTHB are not available.
3.0 TEST CONDITIONS AND COMMENTS PTHB 15 psig/121C/100% RH at rated VCC or VEE PTHB to be performed on plastic encapsulated devices PTHB only. TEMP CYCLING MIL-STD-883, Method 1010, Condition TEMP CYCLING C, 65C/+150C. OP LIFE MIL-STD-883, Method 1005, Condition C OP LIFE (Power plus Reverse Bias), TA = 145C.
NOTES:
1. All standard 25C dc and functional parameters will be measured Go/No/Go at each readout. 2. Any indicated failure is first verified and then submitted to the Product Analysis Lab for detailed analysis. 3. Sampling to include all package types routinely. 4. Device types sampled will be by generic type within each logic I/C product family (MECL, TTL, etc.) and will include all assembly locations. 5. 16 hrs. PTHB is equivalent to approximately 800 hours of 85C/85% RH THB for VCC 15 V. 6. Only moisture related failures (like corrosion) are criteria for failure on PTHB test. 7. Special device specifications (48As) for logic products will reference 12MRM15301A as source of generic data for any customer required monthly audit reports.
http://onsemi.com
262
http://onsemi.com
263
http://onsemi.com
264
Surface Mount Technology is now being utilized to offer answers to many problems that have been created in the use of insertion technology. Limitations have been reached with insertion packages and PC board technology. Surface Mount Technology offers the opportunity to continue to advance the State-of-the-Art designs that cannot be accomplished with Insertion Technology. Surface Mount Packages allow more optimum device performance with the smaller Surface Mount configuration. Internal lead lengths, parasitic capacitance and inductance that placed limitations on chip performance have been reduced. The lower profile of Surface Mount Packages allows more boards to be utilized in a given amount of space. They are stacked closer together and utilize less total volume than insertion populated PC boards. Printed circuit costs are lowered with the reduction of the number of board layers required. The elimination or reduction of the number of plated through holes in the board, contribute significantly to lower PC board prices. Surface Mount assembly does not require the preparation of components that are common on insertion technology lines. Surface Mount components are sent directly to the assembly line, eliminating an intermediate step.
Automatic placement equipment is available that can place Surface Mount components at the rate of a few thousand per hour to hundreds of thousands of components per hour. Surface Mount Technology is cost effective, allowing the manufacturer the opportunity to produce smaller units and/or offer increased functions with the same size product.
SURFACE MOUNT AVAILABILITY
Bipolar Logic is currently offering LS-TTL in production quantities in SOIC packages. Refer to the following Selector Guide (SG366/D) which indicate availability and package type for these families. These families may be ordered in rails or on Tape and Reel. Refer to Tape and Reel information for ordering details.
THERMAL DATA
The power dissipation of surface mount packages is dependent on many factors that must be taken into consideration in the initial board design. The board material, the board surface metal thickness, pad area and the proximity to other heat generating components all have a bearing on the device dissipation capability.
200
180
C/W JA
160
140
120 SEE FIG. 2 FOR HEAT SINK DETAIL SO-8 (.090 x .110) LEADFRAME METAL = COPPER
100
PACKAGE STYLE DATA TAKEN USING PHILIPS SO TEST BOARD # 7322-078, 80873
Measurement specimens are solder mounted on printed circuit card 19 mm 28 mm 1.5 mm in still air. No auxiliary thermal condition aids are used.
This data was collected using thermal test die in 20-pin PLCC packages on PLCC test boards (2.24 x 2.24 x .062 glass epoxy, type FR-4, with solder coated 1 oz./sq. ft. copper).
http://onsemi.com
265
ON Semiconductor has now added the convenience of Tape and Reel packaging for our growing family of standard Integrated Circuit products. The packaging fully conforms
to the latest EIA RS-481A specification. The antistatic embossed tape provides a secure cavity sealed with a peel-back cover tape.
GENERAL INFORMATION
Reel Size 13 inch (330 mm) Suffix R2 Tape Width 12 mm to 24 mm (see table) Units/Reel (see table) No Partial Reel Counts Available and Minimum Lot Size is Per Table
ORDERING INFORMATION
To order devices which are to be delivered in Tape and Reel, add the suffix R2 to the device number being ordered.
Table 1 Tape and Reel Data
Device Type SO-8 SO-14 SO-16 SO-16 Wide SO-20 Wide Tape Width (mm) 12 16 16 16 24 Device/Reel 2,500 2,500 2,500 1,000 1,000 Reel Size (inch) 13 13 13 13 13 Min Lot Size Per Part No. Tape and Reel 5,000 5,000 5,000 5,000 5,000
http://onsemi.com
266
PACKAGE OUTLINES
SOIC
Case 751A-02 D Suffix 14-Pin Plastic SO-14
NOTES: 1. DIMENSIONS A AND B ARE DATUMS AND T IS A DATUM SURFACE. 2. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 3. CONTROLLING DIMENSION: MILLIMETER. 4. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 5. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 6. 751A-01 IS OBSOLETE, NEW STANDARD 751A-02. DIM A B C D F G J K M P R MILLIMETERS MIN MAX 8.55 8.75 3.80 4.00 1.35 1.75 0.35 0.49 0.40 1.25 1.27 BSC 0.25 0.19 0.10 0.25 0 7 6.20 5.80 0.25 0.50 INCHES MIN MAX 0.337 0.344 0.150 0.157 0.054 0.068 0.014 0.019 0.016 0.049 0.050 BSC 0.008 0.009 0.004 0.009 0 7 0.229 0.244 0.010 0.019
-A14 8
-B1 7
P
7 PL
0.25 (0.010)
C
SEATING PLANE
R X 45
D 14 PL 0.25 (0.010)
M
K T B
S
-A-
16
-B1 8
P
8 PL
0.25 (0.010)
NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. 751B-01 IS OBSOLETE, NEW STANDARD 751B-03. MILLIMETERS MIN MAX 9.80 10.00 3.80 4.00 1.35 1.75 0.35 0.49 0.40 1.25 1.27 BSC 0.19 0.25 0.10 0.25 0 7 5.80 6.20 0.25 0.50 INCHES MIN MAX 0.386 0.393 0.150 0.157 0.054 0.068 0.014 0.019 0.016 0.049 0.050 BSC 0.008 0.009 0.004 0.009 0 7 0.229 0.244 0.010 0.019
C
SEATING PLANE
K T B
S
DIM A B C D F G J K M P R
-A20 11
-B1 10
0.25 (0.010)
10 PL
NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. 751D-01, AND -02 OBSOLETE, NEW STANDARD 751D-03. DIM A B C D F G J K M P R MILLIMETERS MIN MAX 12.65 12.95 7.60 7.40 2.65 2.35 0.49 0.35 0.90 0.50 1.27 BSC 0.32 0.25 0.25 0.10 7 0 10.05 10.55 0.75 0.25 INCHES MIN MAX 0.499 0.510 0.292 0.299 0.093 0.104 0.014 0.019 0.020 0.035 0.050 BSC 0.010 0.012 0.004 0.009 7 0 0.395 0.415 0.010 0.029
G R X 45 -TC K
M SEATING PLANE
M D 20 PL 0.25 (0.010) T B
S
http://onsemi.com
267
PACKAGE OUTLINES
PLASTIC
Case 646-06 N Suffix 14-Pin Plastic
14 8
B
1 7
NOTES: 1. LEADS WITHIN 0.13 mm (0.005) RADIUS OF TRUE POSITION AT SEATING PLANE AT MAXIMUM MATERIAL CONDITION. 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 4. ROUNDED CORNERS OPTIONAL. 5. 646-05 OBSOLETE, NEW STANDARD 646-06. DIM A B C D F G H J K L M N MILLIMETERS MIN MAX 18.16 19.56 6.10 6.60 3.69 4.69 0.38 0.53 1.02 1.78 2.54 BSC 1.32 2.41 0.20 0.38 2.92 3.43 7.62 BSC 0 10 0.39 1.01 INCHES MIN MAX 0.715 0.770 0.240 0.260 0.145 0.185 0.015 0.021 0.040 0.070 0.100 BSC 0.052 0.095 0.008 0.015 0.115 0.135 0.300 BSC 0 10 0.015 0.039
A F C N H G D
SEATING PLANE
NOTE 4
J K M
-A16 9
B
1 8
NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. 6. 648-01 THRU -07 OBSOLETE, NEW STANDARD 648-08. DIM A B C D F G H J K L M S MILLIMETERS MIN MAX 18.80 19.55 6.35 6.85 3.69 4.44 0.39 0.53 1.02 1.77 2.54 BSC 1.27 BSC 0.21 0.38 2.80 3.30 7.50 7.74 0 10 0.51 1.01 INCHES MIN MAX 0.740 0.770 0.250 0.270 0.145 0.175 0.015 0.021 0.040 0.070 0.100 BSC 0.050 BSC 0.008 0.015 0.110 0.130 0.295 0.305 0 10 0.020 0.040
F S
C -TK
SEATING PLANE
H G D 16 PL 0.25 (0.010)
M
B C L
NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. 738-02 OBSOLETE, NEW STANDARD 738-03. DIM A B C D E F G J K L M N MILLIMETERS MIN MAX 25.66 27.17 6.60 6.10 4.57 3.81 0.55 0.39 1.27 BSC 1.77 1.27 2.54 BSC 0.38 0.21 3.55 2.80 7.62 BSC 15 0 1.01 0.51 INCHES MIN MAX 1.010 1.070 0.240 0.260 0.150 0.180 0.015 0.022 0.050 BSC 0.050 0.070 0.100 BSC 0.008 0.015 0.110 0.140 0.300 BSC 15 0 0.020 0.040
-TSEATING PLANE
K E G F D 20 PL 0.25 (0.010)
M
M J 20 PL 0.25 (0.010) T A
M M
T B
http://onsemi.com
268
CANADA ONTARIO
Ottawa . . . . . . . . . . . . . . . . . . . . (613)2263491
CALIFORNIA
Irvine . . . . . . . . . . . . . . . . . . . . . . (949)7537360 San Jose . . . . . . . . . . . . . . . . . . (408)7490510
QUEBEC
Montreal . . . . . . . . . . . . . . . . . . . (514)3333300
MALAYSIA
Penang . . . . . . . . . . . . . . . . . . . . 60(4)2282514
COLORADO
Denver . . . . . . . . . . . . . . . . . . . . (303)3373434
PHILIPPINES
Manila . . . . . . . . . . . . . . . . . . . . (63)2 8078455
FLORIDA
St. Petersberg . . . . . . . . . . . . . . (813)5244177
GEORGIA
Atlanta . . . . . . . . . . . . . . . . . . . . (770)3383810
CHINA
Beijing . . . . . . . . . . . . . . . . . . . 861065642288 Guangzhou . . . . . . . . . . . . . . 862087537888 Shanghai . . . . . . . . . . . . . . . . 862163747668
PUERTO RICO
San Juan . . . . . . . . . . . . . . . . . . (787)6414100
SINGAPORE
Singapore . . . . . . . . . . . . . . . . . . . . (65)4818188
ILLINOIS
Chicago . . . . . . . . . . . . . . . . . . . (847)4132500
MASSACHUSETTS
Boston . . . . . . . . . . . . . . . . . . . . (781)9329700
FRANCE
Paris . . . . . . . . . . . . . . . . . . . . . . 33134 635900
SPAIN
Madrid . . . . . . . . . . . . . . . . . . . . . 34(1)4578204 or . . . . . . . . . . . . . . . . . . . . . . . . . 34(1)4578254
MICHIGAN
Detroit . . . . . . . . . . . . . . . . . . . . . (248)3476800
GERMANY
Munich . . . . . . . . . . . . . . . . . . . . 49 89 921030
SWEDEN
Stockholm . . . . . . . . . . . . . . . . . 46(8)7348800
MINNESOTA
Plymouth . . . . . . . . . . . . . . . . . . (612)2492360
HONG KONG
Hong Kong . . . . . . . . . . . . . . . 85226106888
TAIWAN
Taipei . . . . . . . . . . . . . . . . . . . 886(2)27058000
NORTH CAROLINA
Raleigh . . . . . . . . . . . . . . . . . . . . (919)8704355
INDIA
Bangalore . . . . . . . . . . . . . . . . . 91805598615
THAILAND
Bangkok . . . . . . . . . . . . . . . . . . . 66(2)2544910
PENNSYLVANIA
Philadelphia/Horsham . . . . . . . (215)9574100
ISRAEL
Tel Aviv . . . . . . . . . . . . . . . . . . . 97299522333
UNITED KINGDOM
Aylesbury . . . . . . . . . . . . . . . 44 1 (296)395252
TEXAS
Dallas . . . . . . . . . . . . . . . . . . . . . (972)5165100
ITALY
Milan . . . . . . . . . . . . . . . . . . . . . . . . 39(02)82201
JAPAN
Tokyo . . . . . . . . . . . . . . . . . . . 81354878345
http://onsemi.com
269
http://onsemi.com
270
Notes
http://onsemi.com
271
Notes
http://onsemi.com
272
ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Typical parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including Typicals must be validated for each customer application by customers technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.
DL121/D