VND 810 SP
VND 810 SP
DESCRIPTION
The VND810SP is a monolithic device made by combined with thermal shutdown and automatic
using STMicroelectronics VIPower M0-3 restart protects the device against overload. The
Technology, intended for driving any kind of load device detects open load condition both in on and
with one side connected to ground. off state. Output shorted to VCC is detected in the
Active VCC pin voltage clamp protects the device off state. Device automatically turns off in case of
against low energy spikes (see ISO7637 transient ground pin disconnection.
compatibility table). Active current limitation
BLOCK DIAGRAM
Vcc
Vcc OVERVOLTAGE
CLAMP
UNDERVOLTAGE
GND CLAMP 1
OUTPUT1
INPUT1 DRIVER 1
CLAMP 2
STATUS1
CURRENT LIMITER 1 DRIVER 2
LOGIC
OVERTEMP. 1 OUTPUT2
OPENLOAD ON 1
CURRENT LIMITER 2
INPUT2
OPENLOAD OFF 2
OVERTEMP. 2
1
VND810SP
GROUND 6 5 OUTPUT 1
INPUT 1 7 4 OUTPUT 1
STATUS 1 8 3 N.C.
STATUS 2 9 2 OUTPUT 2
INPUT 2 10 OUTPUT 2
1
11
VCC
IS
IIN1 VCC
INPUT 1 V CC
V IN1 ISTAT1
STATUS 1
VSTAT1 IIN2 IOUT1
OUTPUT 1
INPUT 2
VOUT1
V IN2 ISTAT2 IOUT2
STATUS 2 OUTPUT 2
GND
V STAT2 VOUT2
IGND
2/18
1
VND810SP
THERMAL DATA
Symbol Parameter Value Unit
Rthj-case Thermal Resistance Junction-case 2.4 °C/W
Rthj-amb Thermal Resistance Junction-ambient 52.4 (*) °C/W
(*) When mounted on a standard single-sided FR-4 board with 0.5cm2 of Cu (at least 35µm thick). Horizontal mounting and no artificial air
flow.
ELECTRICAL CHARACTERISTICS (8V<VCC<36V; -40°C< Tj < 150°C, unless otherwise specified)
(Per each channel)
POWER OUTPUTS
Symbol Parameter Test Conditions Min Typ Max Unit
VCC (**) Operating Supply Voltage 5.5 13 36 V
VUSD (**) Undervoltage Shut-down 3 4 5.5 V
VOV (**) Overvoltage Shut-down 36 V
IOUT=1A; Tj=25°C 160 mΩ
RON On State Resistance
IOUT=1A; VCC>8V 320 mΩ
Off State; VCC=13V; VIN=VOUT=0V 12 40 µA
Off State; VCC=13V; VIN=VOUT=0V;
IS (**) Supply Current
Tj=25°C 12 25 µA
On State; VCC=13V; VIN=5V; IOUT=0A 5 7 mA
IL(off1) Off State Output Current VIN=VOUT=0V 0 50 µA
IL(off2) Off State Output Current VIN=0V; VOUT=3.5V -75 0 µA
IL(off3) Off State Output Current VIN=VOUT=0V; Vcc=13V; Tj =125°C 5 µA
IL(off4) Off State Output Current VIN=VOUT=0V; Vcc=13V; Tj =25°C 3 µA
LOGIC INPUT
Symbol Parameter Test Conditions Min Typ Max Unit
VIL Input Low Level 1.25 V
IIL Low Level Input Current VIN = 1.25V 1 µA
VIH Input High Level 3.25 V
IIH High Level Input Current VIN = 3.25V 10 µA
Vhyst Input Hysteresis Voltage 0.5 V
IIN = 1mA 6 6.8 8 V
VICL Input Clamp Voltage
IIN = -1mA -0.7 V
3/18
1
VND810SP
PROTECTIONS
Symbol Parameter Test Conditions Min Typ Max Unit
TTSD Shut-down Temperature 150 175 200 °C
TR Reset Temperature 135 °C
Thyst Thermal Hysteresis 7 15 °C
Status Delay in Overload Tj>TTSD
tsdl 20 µs
Conditions
3.5 5 7.5 A
Ilim Current limitation
5.5V<VCC<36V 7.5 A
Turn-off Output Clamp
Vdemag IOUT=1A; L=6mH VCC-41 VCC-48 VCC-55 V
Voltage
OPENLOAD DETECTION
Symbol Parameter Test Conditions Min Typ Max Unit
Openload ON State
IOL VIN=5V 20 40 80 mA
Detection Threshold
Openload ON State
tDOL(on) IOUT=0A 200 µs
Detection Delay
Openload OFF State
VOL Voltage Detection VIN=0V 1.5 2.5 3.5 V
Threshold
Openload Detection Delay
tDOL(off) 1000 µs
at Turn Off
OPEN LOAD STATUS TIMING (with external pull-up) OVER TEMP STATUS TIMING
VOUT> VOL IOUT < IOL
Tj > TTSD
VINn
VINn
VSTAT n
VSTAT n
tSDL tSDL
tDOL(off) tDOL(on)
4/18
2 1
VND810SP
VOUTn
90%
80%
dVOUT/dt(on) dVOUT/dt(off)
10%
t
VINn
td(on) td(off)
TRUTH TABLE
CONDITIONS INPUT OUTPUT STATUS
L L H
Normal Operation
H H H
L L H
Current Limitation H X (Tj < TTSD) H
H X (Tj > TTSD) L
L L H
Overtemperature
H L L
L L X
Undervoltage
H L X
L L H
Overvoltage
H L H
L H L
Output Voltage > VOL
H H H
L L H
Output Current < IOL
H H L
5/18
1
VND810SP
CLASS CONTENTS
C All functions of the device are performed as designed after exposure to disturbance.
E One or more functions of the device is not performed as designed after exposure and cannot be
returned to proper operation without replacing the device.
6/18
1 1
VND810SP
Figure 1: Waveforms
NORMAL OPERATION
INPUTn
OUTPUT VOLTAGEn
STATUSn
UNDERVOLTAGE
VCC VUSDhyst
VUSD
INPUTn
OUTPUT VOLTAGEn
STATUSn undefined
OVERVOLTAGE
VCC<VOV VCC>V OV
VCC
INPUTn
OUTPUT VOLTAGEn
STATUSn
INPUTn
VOUT>VOL
OUTPUT VOLTAGEn
VOL
STATUSn
OUTPUT VOLTAGEn
STATUSn
OVERTEMPERATURE
Tj TTSD
TR
INPUTn
OUTPUT CURRENTn
STATUSn
7/18
1
VND810SP
APPLICATION SCHEMATIC
+5V +5V
+5V
VCC
Rprot STATUS1
Dld
µC Rprot INPUT1
OUTPUT1
Rprot STATUS2
Rprot
INPUT2
GND OUTPUT2
RGND
VGND DGND
GND PROTECTION NETWORK AGAINST depending on how many devices are ON in the case of
several high side drivers sharing the same RGND.
REVERSE BATTERY
If the calculated power dissipation leads to a large resistor
Solution 1: Resistor in the ground line (RGND only). This or several devices have to share the same resistor then
can be used with any type of load. the ST suggests to utilize Solution 2 (see below).
The following is an indication on how to dimension the Solution 2: A diode (DGND) in the ground line.
RGND resistor.
A resistor (RGND=1kΩ) should be inserted in parallel to
1) RGND ≤ 600mV / IS(on)max. DGND if the device will be driving an inductive load.
2) RGND ≥ (−VCC) / (-IGND) This small signal diode can be safely shared amongst
where -IGND is the DC reverse ground pin current and can several different HSD. Also in this case, the presence of
be found in the absolute maximum rating section of the the ground network will produce a shift (j600mV) in the
device’s datasheet. input threshold and the status output values if the
Power Dissipation in RGND (when VCC<0: during reverse microprocessor ground is not common with the device
battery situations) is: ground. This shift will not vary if more than one HSD
shares the same diode/resistor network.
PD= (-VCC)2/RGND
This resistor can be shared amongst several different LOAD DUMP PROTECTION
HSD. Please note that the value of this resistor should be Dld is necessary (Voltage Transient Suppressor) if the
calculated with formula (1) where IS(on)max becomes the load dump peak voltage exceeds VCC max DC rating. The
sum of the maximum on-state currents of the different same applies if the device will be subject to transients on
devices. the VCC line that are greater than the ones shown in the
Please note that if the microprocessor ground is not ISO T/R 7637/1 table.
common with the device ground then the RGND will
produce a shift (IS(on)max * RGND) in the input thresholds
and the status output values. This shift will vary
8/18
1 1
VND810SP
V batt. VPU
VCC
RPU
DRIVER
INPUT + IL(off2)
LOGIC
OUT
+
R
-
STATUS
VOL
RL
GROUND
9/18
1
VND810SP
1.44 4.5
Off state
Vin=3.25V
1.28 Vcc=36V 4
Vin=Vout=0V
1.12 3.5
0.96 3
0.8 2.5
0.64 2
0.48 1.5
0.32 1
0.16 0.5
0 0
-50 -25 0 25 50 75 100 125 150 175 -50 -25 0 25 50 75 100 125 150 175
Tc (ºC) Tc (°C)
7.8
Iin=1mA
7.6 0.04
7.4 Vstat=5V
7.2 0.03
6.8 0.02
6.6
6.4 0.01
6.2
6 0
-50 -25 0 25 50 75 100 125 150 175 -50 -25 0 25 50 75 100 125 150 175
Tc (°C) Tc (°C)
7.8
0.7
Istat=1mA
Istat=1.6mA 7.6
0.6
7.4
0.5
7.2
0.4 7
6.8
0.3
6.6
0.2
6.4
0.1
6.2
0 6
-50 -25 0 25 50 75 100 125 150 175 -50 -25 0 25 50 75 100 125 150 175
Tc (°C) Tc (°C)
10/18
1
VND810SP
350 350
Iout=1A
Iout=1A
300 300
Vcc=8V; 13V & 36V
250 250
Tc= 125ºC
200 200
Tc= 25ºC
150 150
100 100
Tc= - 40ºC
50 50
0 0
-50 -25 0 25 50 75 100 125 150 175 5 10 15 20 25 30 35 40
Tc (ºC) Vcc (V)
55
3.4
50
Vcc=13V
Vin=5V 3.2
45
3
40
35 2.8
30
2.6
25
2.4
20
2.2
15
10 2
-50 -25 0 25 50 75 100 125 150 175 -50 -25 0 25 50 75 100 125 150 175
Tc (°C) Tc (°C)
1.4
2.4
1.3
2.2
1.2
2
1.1
1.8 1
0.9
1.6
0.8
1.4
0.7
1.2
0.6
1 0.5
-50 -25 0 25 50 75 100 125 150 175 -50 -25 0 25 50 75 100 125 150 175
Tc (°C) Tc (°C)
11/18
1
VND810SP
48 4.5
Vin=0V
46 4
44 3.5
42 3
40 2.5
38 2
36 1.5
34 1
32 0.5
30 0
-50 -25 0 25 50 75 100 125 150 175 -50 -25 0 25 50 75 100 125 150 175
Tc (°C) Tc (°C)
900 450
600 300
500 250
400 200
300 150
200 100
100 50
0 0
-50 -25 0 25 50 75 100 125 150 175 -50 -25 0 25 50 75 100 125 150 175
Tc (ºC) Tc (ºC)
ILIM Vs Tcase
Ilim (A)
10
9
Vcc=13V
8
0
-50 -25 0 25 50 75 100 125 150 175
Tc (°C)
12/18
1
VND810SP
ILMAX (A)
10
A
B
1
0.01 0.1 1 10 100
L(mH)
Conditions:
VCC=13.5V
Values are generated with RL=0Ω
In case of repetitive pulses, Tjstart (at beginning of each demagnetization) of every pulse must not exceed
the temperature specified above for curves B and C.
VIN, IL
Demagnetization Demagnetization Demagnetization
13/18
VND810SP
PowerSO-10™ PC Board
Layout condition of Rth and Zth measurements (PCB FR4 area= 58mm x 58mm, PCB thickness=2mm,
Cu thickness=35µm, Copper areas: from minimum pad lay-out to 8cm2).
RTHj_amb (°C/W)
55
Tj-Tamb=50°C
50
45
40
35
30
0 2 4 6 8 10
PCB Cu heatsink area (cm^2)
14/18
VND810SP
ZTH (°C/W)
1000
100
0.5 cm2
6 cm2
10
0.1
0.0001 0.001 0.01 0.1 1 10 100 1000
Time (s)
15/18
VND810SP
0.10 A B
10
H E E2 E E4
1
SEATING
PLANE
e B DETAIL "A" A
0.25 C
D
h = D1 =
= =
SEATING
PLANE
A
F
A1 A1
L
DETAIL "A"
α
P095A
16/18
1
VND810SP
A C
A
0.67 - 0.73
B
1 10 0.54 - 0.6
2 9
9.5 3 8 All dimensions are in mm.
4 7 1.27
5 6 Base Q.ty Bulk Q.ty Tube length (± 0.5) A B C (± 0.1)
Casablanca 50 1000 532 10.4 16.4 0.8
Muar 50 1000 532 4.9 17.2 0.8
REEL DIMENSIONS
Base Q.ty 600
Bulk Q.ty 600
A (max) 330
B (min) 1.5
C (± 0.2) 13
F 20.2
G (+ 2 / -0) 24.4
N (min) 60
T (max) 30.4
TAPE DIMENSIONS
According to Electronic Industries Association
(EIA) Standard 481 rev. A, Feb 1986
Tape width W 24
Tape Hole Spacing P0 (± 0.1) 4
Component Spacing P 24
Hole Diameter D (± 0.1/-0) 1.5
Hole Diameter D1 (min) 1.5
Hole Position F (± 0.05) 11.5
Compartment Depth K (max) 6.5
Hole Spacing P1 (± 0.1) 2
Start
17/18
1
VND810SP
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences
of use of such information nor for any infringement of patents or other rights of third parties which may results from its use. No license is
granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are
subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products
are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.
The ST logo is a trademark of STMicroelectronics
http://www.st.com
18/18