Module - 4-4 - Multi-Stage Amplifiers
Module - 4-4 - Multi-Stage Amplifiers
– Fall 2015
Microelectronic Devices and Circuits
Multi-Stage Amplifiers
gm RL RL AV ,t = gm RL
AV ,t = − AV ,t =
1+ gm RS 1
+ RL
Ri = ∞ gm 1
Ri = ∞ Ri =
Ro = #$ro (1+ gm RE )%& gm
1
AI,t = ∞ Ro = Ro = !"ro (1+ gm RE )#$
gm
AI,t ≈ 1
AI,t = ∞
Without degeneration:
Simply set RS = 0
For the gain, Ri, Ro of the whole amplifier, you need to include
voltage/current dividers at input and output stages
Summary of MOS
Single-Transistor Amplifiers
• Usually
– An input stage to provide required input resistance
– Middle stage(s) to provide gain
– An output stage to provide required output resistance or
drive external loads
• More gain !
– Gain/stage limited, especially in nanoscale devices
• Improve Bandwidth
– De-couple high impedance nodes from large capacitors
CS1 CS2
CS1,2
• Cin and CS are very large, therefore they look like short
circuits to the AC signal.
• If CL is very large, its pole dominates, let’s analyze
CS with Cap Load – Small Signal
Rd
R2//Rg1//Rg2~R2
• What are the time constants associated with the capacitors in
this circuit?
• What can we do if we have to drive a large CL?
CS with Cap Load – Bandwidth
• A better way to extend the bandwidth is to add a source-
follower stage.
• Similar to previous example
CS with Cap Load – BW Extension
1/gm2
vout
vint
• In this case, we care about the input current to the second stage
• Note that the input resistance of the CG is low, therefore the
majority of the CS current is fed to the CG
• Av =
Cascode Bandwidth
• Draw in the Cgs and Cgd capacitors.
• Which ones are Miller effected?
• Is this better or worse than a CS without a CG?
Cascode Bandwidth
vout
vint
Cascode Biasing
l CG has a very large output resistance
l Loading it with RD is likely to reduce the voltage gain
l We can increase the gain by using a current source load, but roc
needs to be very large. Can use a cascode current mirror!
Complete Amplifier Design
⎛W ⎞
gm = 2k ' ⎜ ⎟ I DS = 1mS
⎝L⎠
W gm2 (1mS)2
= = = 50
L 2k ' I DS 2 *100µ *100µ A
Output (Voltage) Swing
2I DS
gm = = 1mS
VGS −VT
2I DS 2 *100µ A
VGS −VT = = = 0.2V
gm 1mS
Maximum VOUT =
Minimum VOUT =
Input Bias VIN =