Module 2 FET Transistor
Module 2 FET Transistor
, ..
~ ; ~,'!7,r.,J~Y,,~r~.,~!i.be~.~ylJ~~ ~~------------,
Types of FETs, basics of construction and working principle; MOSFET structure and 1-V characteristics.
MOSFET as a switch. MOSFET as an amplifier. ·
DC Circuit Analysis : Types of biasing circuits of MOSFET (Numerical), de load line and region of
operation. ·
AC Circuit Analysis: Small signal model of MOSFET CS amplifier, derivation of expressions for voltage .
gain. and output impedance of MOSFET CS amplifier (Numerical).
3.1 INTRODUCTION to JFET .............. ... .... .... .... .... ..... ..... ..... ... ... ....... .. ........... ............. ...... ............ .... ......................... -:- ····· 3-4
UQ. Draw and explain the construction of Junction Field Effect Transistor. ..... 3-4
GQ. Explain JFET with the help of construction and V-I characteristics, how it is different than BJT ....... .............. 3-4
3.1.1 Construction of N-JFET and Symbol ............. .......... ...... .. ................. ... .. .......................................................... 3-4
GQ. Explain construction of N-channel JFET, explain frequency limitation factors ... ................. .... ........................ 3-4
3.1 .2 Construction of P-JFET and Symbol ................ ... ..... .. ...... .. .......................................... .. .. .. ......................... ..... 3-5
GQ. Draw and explain with suitable diagrams construction of P-channel JFET. Als? draw symbol used .............. 3-5
3.1.3 Operation of N-Channel JFET ... ................ ...... .... .. .. ... ........... :.... .: ............. .................. .................................... 3-6
UQ. Write short note on : Input and output characteristics of FET. ............... ... 3-6
UQ. Explain input and output characteristic of FET. ....................... ................... 3-6
GQ. Explain characteristics (Drain and Transfer) for N-channel JFET.............................. ................................ ..... 3-6
GQ. Write short note on : Regions of operation of FET ........ ...............:··.. ·· .. ·· ......... ..................................... ...... ..... 3-6
3.1.4 Transfer Characteristics of N-JFET :....................... ........................................................................................ 3-8
UQ. Write short note on: Transfer characteristics 9f FET. ............................. 3-8
GQ. Draw transfer characteristics of JFET using drain or output characteristics .......... .. ........................................ 3-8
GQ. Why JFET is known as "SQUARE LAW DEVICE"? .......... :.... ........... .............................................................. . 3-8
3. . Comparison between N and P Channel JFET .......... ....... ........ ..................................... .... ............................... 3-9
15
GQ. Explain difference between N-channel and P-channel JFET......................... .......... ....... ................................. 3-9
. . Comparison between CS and CE Output Characteristics ...... :...................................................................... 3-10
316
GQ. Compare output characteristics of Common Emitter (CE) and Common Source (CS) amplifier................... 3-10
3.2 INTRODUCTION TO MOSFETS ···· ··· ............................................................._. ............................................................ 3-11
UQ. What is MOSFET ? ···.. ········ .. ... ······ ··· .. ·........ ··· ... ·· ·................ ··.......... ·· ··· 3-11
UQ. What are the types of MOSFET ? (MU - a. 3(b . Dec . 15. 2 Marks .. ·· ...................................................... 3-11
Ii I
3.5
GQ. Explain in detail how channel is formed in NEMOSFET once VGs reaches to threshold voltage (VTN) ......... 3-13
STEP BY STEP OPERATION OF NEMOS WITH OUTPUT CHARACTERISTICS AND EQUATIONS ..................... 3-14
UQ. Draw and explain N-channel Enhancement MOSFET with the help of suitable diagram and equation .
(MU - 0. 2 b). Ma 14. 5 Marks) ................................................................................................................... 3-14
UQ. Draw and explain N-channel FET with the help of suitable diagram and equations .
(MU - a. 2 a). Dec. 14. 5 Marks ......................................................................... .......................................... 3-14
UQ. Explain the characteristics of Enhancement MOSFET. MU - a. 3(b). Ma 15. 5 Marks) ............................. 3-14
GQ. Explain operation of NEMOS step by step ..................................................................................................... 3-14
I
GQ. Explain how does current 10 flows, once channel pinches off ? ........................... .......................................... 3-17
I.
I 3.6 OUTPUT CHARACTERISTIC of NEMOS at CONSTANT VG 5 ........ .. .. ... .... .. ....... ...... .. .... ...................... ...................... 3-18
GQ. Draw an ideal output (Drain) characteristics of NEMOS with VGs constant and show different regions of
operation with equations ...... .. .................. .......................... ............................................................................ 3-18
GQ. Write equations and draw output characteristics of NEMOS for different regions ....................... :................. 3-18
I
!I
ll I
3.7
DRAIN AND TRANSFER CHARACTERISTICS OF NEMOS ............................... .. ... .................................................. 3-18
',.
GQ. Draw drain and transfer characteristics of NEMOS with necessary parameters .. .. ....................................... 3-18
GQ. Draw output and transfer characteristics of NEMOS. Show different regions ......................................... ...... 3-18
3.8
OPERATION AND CHARACTERISTIC OF PEMOSFET ...... .. ........................... ..... .'............ ....................................... 3-19
GQ.
With the help of diagram show different steps of ~peration of PEMOS ......................................................... 3-19
3.8.1
Operation of PEMOSFET ................................................................................. .. ........................................... 3-19
3.8.2 Output and Transfer Characteristics of PEMOSFET ..................................................................................... 3-20
GQ. Draw output and transfer characteristics of PEMOSFET.. ............................................................................. 3-20
3.9
MOSFET CONFIGURATIONS ...................................................................................... ................: .............................. 3-20
GQ. Whafare the different configurations in which MOSFET can be connected ? Compare .............................. 3-20
3.10
DEPLETION MOSFETS (D OR DE MOSFET) ............................................................................................................ 3-21
GQ. Explain structure of DMOSFET. Explain its operation for different values of vGs• Draw output and transfer
characteristics of NDMOSFET....................................................................................................................... 3-21
GQ. Explain with construction working and chacacteristic operation of n-channel D-MOSFET. Also compare it with
E-MOSFET.................................................. . 3-21
3.11
. ·································································································
MOSFET AS SWITCH ........................................................................................... . . 3-23
3.11.1 ·····················································
Applications .................................................................................................................................................... 3-23
GQ. Which are important area where MOSFET is being used as a switch ? ..... . .. ....... 3-23
3.11.2 Drawbacks of a Non-ideal Switch ..... ..... ............................ . ··································'····· . 3-24
···········································································
-.:;-:--::--::-:-::---:----:;:~~--:
Teeh-Neo Publicatiom __ 111,e,e Aut/Jon inspire UJDOratioa --~==~--------------::- ---- _.,4 SA.CJIINSJJ,4// Yea/JIit
~ Analog Electronics (MU-Sem.3-Electrical) 3-3
Field Effect Transistor
3 24
GQ. Compare to an ideal switch, What are the shortcomings of a non-ideal switch .................. •·•··•·•··················· -
3-30
3.13 PROBLEMS ON MOSFET BIASING (ANALYSIS AND DESIGN) ...............................................................................
UQ. Explain FET as differential amplifier. (MU - a. 1 (e). Dec. 13. 5 Marks) ..................................................... 3-39
UQ. Write a short note on : FET differenti13I amplifier (MU - a. 6. Ma 14. 10 Marks ·······································3-39
GQ. With the help of large signal transfer characteristics explain how MOSFET can be used as an amplifier.... 3-39
3-40
3.16 SMALL SIGNAL MODEL OF MOSFET .... .. .. .......... ............ ..... ................... ..... ............................................................
GQ. · Draw small signal model of MOSFET and explain importance of each parameter...... ................................. 3-40
3-41
3.17 MODELLING THE BODY EFFECT ......................... .................................... ...... .. .........................................................
....... 3-42
3.18 EQUATIONS FOR gm AND r0 OF MOSFET .........................................................................................................
GQ. Derive equation for transconduct ance (gm) and dynamic output resistance (r0 ) of MOSFET........................ 3-42
....... 3-43
3.19 MF AC ANALYSIS OF COMMON SOURCE AMPLIFIER ....................................................................................
3.19.1 Key Points to Draw AC Equivalent of Given Common Source Amplifier ....................................................... 3-43
GQ. How to transfer Resistance from S to D ? ............... •· •·· •·· •••. •............................................................................ 3-44
.......... 3-45
3.20 TYPE I - EXAMPLES ON MF AC ANALYSIS OF CS AMPLIFIER ..... ...............................................................
(2) N-channel.
l·. Effect Transistor. (MU - a. 1 f), Dec.
· 15. 5 Marks) :
I ''\. "
As in the case of BIT, N-channel JFET is nonnauy
: GQ. Explain JFET With the help of construction and V-1:
used with a well known reason that current in the
l ,
I •• •
characteristics, how it Is different than BJT.
• • .. .... • .. • • '- . .... ........ .. • .... ...... • .. .. .... .. .... • ...... ..........
.. ...... ..... .... .... .. • ...... • • ..
i N-channel JFET is due to electrons.
J
A JFET is a voltage operated device that can be used Electrons are having high mobility compared to holes•
in amplifiers and switching circuits, similar to BIT. therefore N-JFETs are fast responding and can be very'
Unlike BIT, a JFET requires virtually no input current. conveniently used in HF applications .
This gives an extremely high input resistance. With
very high input resistance. Potential
n
barrier or intemaily
generated field
JFET can be used in the applications , where problem of N-bar
(15 to 20 Kn)
"source getting loaded" is very high. It means use of
JFET reduces loading problem.
Like BIT, there are two types of JFETs, also namely
n-channel JFET (N-JFET) and p-channel JFET
(P-JFET). In N-JFET the main current through device ________ \ ----- -- Width of
is due to electrons while in P-JFET the current is due to
l n-channel depletion region
holes. (D) on n-bar side
Ohmic _ / S(Source)
contact
~oGTop view
□- Drain
G- Gate (15 to 20 kQ). Surfaces of bar (less in length) are taken
out in the form of a lead, (via o}lmic contacts) are
known as Drain (D) and Source (S). While sides which
..a.. are long in length are doped heavily with acceptor
Side view
atoms to form p+ region. These two p+ regions are
Fig. 3.1.1: Various JFET enclosures
internally shorted and only one contact is taken out
Fig. 3.1.1 shows several JFET packages, which are
known as Gate (G).
similar to BIT enclosures. Note the device terminal
(b) From Fig. 3.1.3, we can observe penetration (width) of
identification in each case.
depletion region on p+ (Gate) side and n-bar side. Sinet
~ 3.1.1 Construction of N-JFET and
p+is heavily doped, width of depletion region on P+
Symbol
(Gate side) is very thin (hence nonnally not shown)
l GQ, . ,E)(J)laln .conetructlon . of N-channel JFET, explai~
,\
r
i (r~ncy limitation
factors. ' ' ..,
~-- ----------------------- . --- ·------ ---- ·----------------- ----
------- ------- ------- ------- -.-_.,4 :-S,~L 4~CH IN;;;; ..si~ll 48~Yd ""'
Tech-Neo Publicatiom _ _ ,. Whe,e Authon ia,pire inao'flltioa
while width of depletion region on n-bar side (D) is
---
r [ii! Analog Electronics (MU-Sem.3-Electrical) 3 _5
Field Effect Transis tor
Heavi ly~
doped p - bar ,
r Moderately
, doped N - bar
Pt + · + + • r. I
+ +:
I
+ + I
I
Gate + + + +!I D ~I Width of
G depletion region
+ + + +: I
I
t_;_ + + + +,. ,: I
I
inn• reg ion
As can be seen from Fig. 3.1.3, there exists a potential PB Moderat ely llodule
Heavily / doped P - bar
barrier (PB) or internally generated ELECTRIC FIELD doped N - ba7 \
p
between gate (p+) and n-bar. This (as will be shown
I
I
+ + +
I
Gate
later) helps a lot to keep current I 0 constant . G
D~ + + +
I
G I
I + + +
I
(c) The term "ELECTRIC FIELD" in the name of device
Penetrati on of Penetrat ion of
deserves some explanation. As we know the ability of depletion region depletion region
on P-bar side
permanent magnet to draw metal fillings to itself - on p• side (very thin)
without the ,need for actual contact. (b) PN Junction at input of P-JFET
output current without need for direct contact between The construction of p-channel JFET is shown in
the controlling and controlled quantity. Fig. 3. l.4(a) with its symbol in Fig. 3. l.4(c).
The only difference between the p-channel and
&. 3.1.2 Construction of P-JFET and n-channel JFET is that a p-type semiconductor bar is
Symbol being used with two n-type gate regions.
--------- -~
~~--------------------- ---- ----:--- -------- --------- ~·'diagram
:·4Q. Draw • and explain with sui~le · sl In p-channel JEFT, current flows due to holes. This
~:: construction of P-channel JFEi: Also draw symbo'- i, because holes are majority carries in a p-type
rr- u.._.., , semiconductor bar. In n-channel JFET current flows
,, -:..: ... : __ -~ -:. _ _, __ - -- - - -- - -- --- - - __ _ _,_______ -- - - -- - ---
---- _ ___ _ J
r'
1edi-Neo Publicatiom ___ Here .4ut/Jon iMpire iJuHwa/ioa -..4 S.4CHJN Sll,4H Yea~
Field Effect T r ~
, ·'
~ Analog Electronics (MU-Sem.3-Electrical) D1
+- D
0.75V
~ 3.1.3 Operation of N-Channel JFET
-------- ------------ ------- ------- -------------- ------------ -- -i D2
!·OQ;: . Write short note on : Input and output characteristics !
+- 0.5V
i .· · ot FET. W4•M•id@NMM1i=►il'lfffllffl l D3
l UQ; · Explain input and output characteristic of FET. I
+- 0.25V
i rfM•M•it@M•/44i=iiMMllffl l s
j ·''GQ.
:
Explain
N-channel JFET;
characteristics (Drain and Transfer) tor l
-
• Reverse bias Voltage
increasing tram S to D
l
·-
GQ. Write short
., - - - - - - - - - - - -
note on : Regions of operation of FET.
,,. - . _ ... _____ __ ___ __ _ ___ ___
:
l
_ _ ________ __ _ __ ____ _ ___ ,J
(1G5)Fig. 3.1.7
Refer Fig. 3.1.5. Operation of N-JFET will be
explained in three important conditions of biasing. (1) First point which we can underst and from Figs. 3.1.6
and 3.1. 7 is that if any value of voltage Vos
(A) When VGS is O (Switch S is at position 1)
(B) When VGs is negative (Switch S is at position 2)
(e.g. v os =
IV) is applied , then distribu tion of voltage
will be as shown in Fig. 3. 1.7. It is clear that as we
(C) When VGS is positive (Switch S is at position 3)
D _ ___,,._ _ __, move from S to D , the reverse bias voltage increases.
Io Therefo re width of depletio n region "D" also increases
Wedge shape and shape of depletio n region around p +, on both the
Depletion region
sides, will be as shown in Fig. 3. 1.5. This shape is
known as WEDGE shape.
G
1 (2) Now with V GS = 0, Vos is initially small voltage ; the
increase in D and reductio n in W will also be small.
3 1 Therefore 1 increases linearly with Vos·
fl
0
D
Vos= 1V
(example)
' 5
g turatio_n reglo~
.... L
i
0 j 5
T
· V'os :
(1G4)Fig. 3.1.6 : Reverse bias potentials with VGS = 0
,.. •·••··; .. __ ,._ . .i .
(1Gl)Fig. 3.1.8 : D-duumel JFET drain
TTecb;;-~Nleeo~PuMbdilieatio~";.m;.=--=·=--:ine.~;;re~A~u;jd,on~~wpue;;·~iDO;;;;.;fll;;tiOD;-----.:._------chancte-===ristl=cs:__:wl~tb~V~G~S~=~O- -
--Y•,_
_.,4 SACHINSH,411 --
!i1
- Analog Electronics (MU-Sem.3-Electrical)
Electric field
or PB
Field Effect Transistor
Increased
~ (B) Operation with switch "S" In position 2 and V05 (negative) Is applied, V 05 ls applied and
,. i
-4
v;; (a) Transfer characteristics (b) Output or Drain characteristics (c) Input junction J05
(I) Up until now, V GS was zero. J 0 s was reverse biased and W was decreased to zero with the
help of Vos· It means vos
was responsibl e to make W_= 0 or to make channel pinch-off.
W will decrease. It
Now, if Vos (negative) is applied (with V 0s = 0), las is still reverse biased (Fig. 3.1.lO(c)) and
Therefore Vos required to make W = 0, will reduce.
means some job of Vos (to make W = 0) is done by Vas·
in
In other words as V GS will increase, Vos required to pinch-off channel will decrease, as shown
in Vos with
Fig. 3.1.1 O(b). This decrease in Vos with increase in Vas is parabolic. The curve showing variation
increase 1·n V is known as ''Locus of pinch-off voltages''.
GS observed that as Vos
(2) One important point from output and transfer characteristic (Figs. 3.1.lO(a) and (b)) can be
becomes more and more .negative, W goes on decreasing
increases (negative), 10 decreases. This is because as VGs
pl
which decreases area of channel (A). Since, R = A' with decrease in A, R is increased which finally
decreases 10 .
t,~
:;
. FET.
Draw transfer ~ara~ris tlcs of..JFET .uslng·~i:ai;n ,~ ~
output ~racteris tlcs. ':
' ~:•
:
I
Vas
VGS(off)
J ... (3. J.2)
I~•••--------•••------------•-•----------•-•••-----•--••••-•-••-
Ttt.h-Neo Publication•---·· Here ,4utl,ors inapire HHIOYatioa __..,4 SACHINSJU8 y,.~
'1
- Analog Electro nics (MU-S em.3-E lectrica l) 3-9
Electron
D D
Construction
n
.P
I
I
i- --
I + + I 1 +
: p :I : n
I G--,- --. n I
I I I
I
~- - - ___.) I· I
!,. _ _ _
s p-channel
n-channel S electron
(1G13)Flg. 3.1.14
(1G9)Fig. 3.1.13
Symbol
G
G
+
VGs -
s
(1G14)Flg. 3.1.16
(1G10)Fig. 3.1.15
... i" ---~ -····•···~- j ; ;
-- -- - -
~ Satura tion:-.j ..... L .j_
-, - :Io
Output characteristics
It -L-P,~~4;~=~1. .11?88
....._.. _
i , ipgt i iv~=f !
..1 ......... ;.....:..!..---•--···· ,---~-;
►
•. vGSl~-Vp-~~~-- _:
; . .. ! . .. ' _ j (1G15)Fig. 3.1.18
(1G11)Fig, 3.1.1?
_..4 s.4CIIJNSlL4H ....,.,,..,
Teda-Neo Puhlieaaiom_ ftere ,4utl,on -,,ire__,.,_
Field Effect Transistor
Analog Electronics (MU-Sem.3-Electrical) 3-10
Transfer characteristics
· _ :.~· .....
when JFET is in
saturation region
'fos
(1G1&)Fig. 3.1.20
(1G12)Fig. 3.1.19
No..
(1) Experimental setup · Experimental setup
le
Io
VeE Vee
VeE
(Constant) .__ ___....__ _,__ _ _,,'---.....__ __,
Vos
Voo
(2)
·-Sr,
\'
2~0~ -
i.--
Analog Electronics (MU-Sem 3-Electrical)
.~~i-~ua~rlstlcs of
,,, ,,, .,,
t·~
CE amplffler
..
''
3-11
·'
- MOSFET is also known as Insulated Gate FET (IGFET) is an active device in which current flowing through it can be
controlled by varying applied electric field. Compare to BIT, MOSFETs occupy very small area on IC chip.
'
I
Substrate (SS)
/ - , ' - - - - - - - - - - " f Body
L---- (B) or bulk
I
p type substrate or body I
ss
(1K2)Fig. 3.3.1 : Construction of MOSFET
Penetration of depletion region in n+ (D and S) is negligible because they are heavily doped,
hence not shown.
► Step2
Due to these three layers shown in Fig. 3.3.2 device under consideration is MOS. G
These three layers together form a capacitor, known as oxide capacitor (C x).
0 Metal
2 E Oxide
C0 x (F/cm ) = 1a:x. The parameter E x is
0 the oxide pennittivity, which for silicon .
Semiconductor
MOSFET is E0 x = 3.9E0 • Where E0 = 8.85 X 10-
14
(Flem) is permittivity of free
space, t0 x is oxide thickness in cm.,
(1K3)Fig. 3.3.2
► Step3
Fig. 3.3.3 shows the pictorial understanding of width (W) and length (L)
of channel. The ratio (W/L) is known as aspect ratio. It is very important
parameter , while designing MOSFET s for different current ratings.
(1K4)Fig. 3.3.3
► Step 4
Referring Fig. 3.3.4, we can conclude following points :
- n+ - n+ - P forms a transi st0 r like structure refer Fig. 3.3.4 . To avoid MOSFET to work as BJT the base (SS) should be
~onnected to lowest potential in the circuit.
- Actually th ere are four terminals of MOSFET. But to avoid complication in biasing circuits, normally S and SS are
internally shorted therefore mostly there are three terminals D, s and a:
► Step 5 : Symbols of MOSFETs (Refer Fig. 3.3.5 and 3.3.6)
NEMOSFET PEMOSFET
D ., D
y
s s
It is the voltage, which when applied to gate, channel is formed beneath sp2 layer and 10 just start flowing from
DtoS.
- Threshold voltage is normally abbreviated as V GS(th)• V111, VT• or VTN (N for n-channel). This voltage is given in data
sheet.
Attracted minority
Repelled majority carriers (electrons)
carriers (holes) Substrate (SS)
Tedi.Ne@ ..-IIDl_..,m
ILL•~ • ..:- ____ ,,-acn; .,..-- UI/Hlt'lltiOII
- - - - AutlJon ia,,-irr · -A £4CHJN Sl/,4// feature
◄
i'I Analog Electronics (MU-Sem.3-Electrical) 3-14 Field Effect Transistor
Initially there is no channel between D and S. Substrate is p type, therefore majority carriers are holes and minority
carriers are negatively charg~ electrons. Formation of channel taJces place as follows (Refer Fig. 3.4. l)
I. When a small value of VGS is applied, an electric field E is generated. Due to E, electrons gets drifted up, towards 0x.ide
layer (electron always travel in opposite direction to E). In other words electrons gets attracted towards oxide layer.
2
· Due to presence of SiO2 (insulator) layer, these electrons cannot reac~ upto Gate, therefore they get ACCUMULATED
beneath oxide layer. In this way area below oxide layer becomes LESS p.TYPE. Since presence of electric field E
helps in forming channel th~ device is known as FIELD EFFECT TRANSISTOR.
3.
As VGs is further increased·, holes, below oxide layer are repelled away from channel. Channel goes more towards
n-type.
:~o~::
'r ,' 1..: 'j;~;~ ~-~i<plain~N-channel Enh~~cement MOSFET with the help of suitable diagram and equation.
·Y•;''.<'.?(i' ', ··• .. ·. , '
:
:
I o
I , o
r: U<;l. ..,Dra~{ anti explain N-channel FET with the help of suitable diagram and equations.
I . . . .
l
I
II 'o
I 0
: ._,,. , .'· . , -"·' , , I
VGS=O
s G D
- VGS _ _..,.._ _ VGo io
Vos
VGs=O
Substrate 10 = 0
ptype ➔---"'---- Vos
: With no bias voltage applied to gate CVas= o), two back to back diode exists in series between D and S. One diode (03)
t,etween n+ (D) and substrate and other diode (D4) between n+ (S) and substrate. These back to back diode prevents
conduction of current from D to S when Vos is applied. In fact the path between from D and S has very high resistance
(::: 1012 Q)
(b) Equations
Vas = 0 Vos ➔ applied and increased.
i0 = 0 ... (3.5.1)
This is the equation of MOSFET in cut-off region.
(c) Output characteristics (Refer Fig. 3.5.2)
► Step 2 : Ohmic region/Linear region/friode region with V very small (10 increases linearly with Vos).
08
I~~~{:=_=_=_=_=_=_=_~~=~==~~~§:::!:!-
I..'. ~
L
:n Depletion
region on
substrate
(part of triode
region)
~ side
- Slightly
reverse bias - ~,--
, - - - ----"---Vos
I I
p Jsso I I
(a) In this region of operation, channel is created as shown in Fig. 3.5.3 by applying Vas~ VTN (Let V = 4V while
08
VTN = 1V). If applied Vos is small (in mV), diode D 1 is slightly reverse bias and increase in depletion region on both
sides (channel and substrate side) is very small. Therefore, decrease in height of channel (from bottom) on drain side is
very small (x' < x). Hence decrease in resistance of channel is negligible. Therefore for small values of V , increase in
05
current (1 0 ) is linear with voltage. Due to this, this region of characteristics is known as linear region.
(b) Equations : Vas > VTN for channel to exist. Vos is very small in mV. Equation for i0 for NEMOS in general is :
=0.
Field Effect Transistor
-
Hence • w I
. .. (3.5.2)
lo = L K. [ Vos - VTN] Vos
· (3.5.2) md1cates
The Eq uation · · .
operation of MOSFET as linear resistance. Hence this region of operation is known as
In Equation (3.5.2) if we make gate-source voltage constant (i.e. vGs = V Gs) the MOS will work as DC resi stance, given
as,
Equation (3.5.3) gives the basic concept of MOS being used as resistance in IC.
► Step 3 : Triode region or non-saturation region (non-linear)
(a) In this region the value of Vos is higher than its VGs > VTN
value in ohmic region. I0 increases in curve ~Gs=4V ...
G Vos=2V
with Vns· Refer Fig. 3.5.6. VGs---'----
Since Vos is high, D, will be more reverse bias
and more expansion of depletion region takes
place on channel and substrate side. Height of
channel (On D side) further decreases (x" < x'). - .Lll("_ _ _ _ More
(b) Equations :
VTN = IV (e.g.);
io Triode _ __
Vos = 4V> VTN
r~
V00 = V0 -V0 =4-2=2>VTN Very / ~HigherV0s
lowv05 / : (Curve)
or (Vos - Vos) > VTN with these conditions drain current will be, I
I
--1-------.......•- - - Vos
I
I
I
I
I
The Equation (3.5.4) represent MOSf'ET in non-linear triode ~gion. (1K15)Flg. 3.5.6: Non-linear part of triode region
Tedi-Neo Publiutiou-- Hue Aut/Jon uupire UJ110ratioa _..4 SACH/N SJ/DI re11twe
-
~
►
Analog Electronics (MU-Sem.3-Electrical)
Vos> VrN
3-17
Field Effect Transistor
Vos =4 v
s G Vos= 3 v
lo
\ .
Saturation region
.
I
I
I
I VoS(sat)
p Jsss Vos
Vos Vrn
(a) As soon as V 0s reaches to a value such that VGs - Vos = vTN• reverse biasing of D 1 is such that depletion region on
channel side makes x = 0 (height of channel zero). This act of height of channel (on drain side) becoming zero is known
as PINCIIlNG-OFF of channel. After this, if Vos is further increased i 0 (ideally) remains constant or gets saturated.
This is reason why this region of output characteristics is known as SATURATION REGION. The value of Vos at
which MOSFET enters.in saturation is abbreviated as Voscsa1)·
:. VDS(~t) = VGS - VTN
(b) Equations: VGs~ VTN channel should exists. (V Gs= 4V, VTN = IV).
V GD = V GS - V DS = 1V = VTN ... V DS = VGS - V TN = VDS(sat)
io = Ku(vGs-VTN)
2
.I ... (3.5.5)
jTcfp:-:~~~~h~~~d~ ~~~i-l~~"~~~~~~,~!~~~~~~~~~~-~-?--~--~':l~_•;;~i±·JtJ3[i•:?£i•l2;j~§:~i~::,__ ~ -, r ·,
drain. ~;;;:::~:t~~-
:-. , =====~ ./ Drifted or
attracted i
Hence electrons are drifted from Electric field due to _ _ _ - - duetoE•
reverse biasing of J550 .
channel to drain and electronic current It attracts electron from
channel
flows from S to channel, channel to D p
Tedi-Neo PuLlieatiom ___ ften Autl,on iMpire UUHMtioa _..4 £4CHINSll,4// feotwe
Iii Analog Electronics (MU-Sem. 3 -Electrlcal)
3-18 Field Effect Transistor
J 3.6 OUTPU T CHARACTERISTIC of NEMOS
at CONST ANT VGs
!- o,q. - 0~~~-;;; ld~:~~~
co-;i~>~;;~~ci;ri~~~ Ne-Mos;; v~~-~J~~~i-~~d-;;,~-diit;,;;~; ;~~~~~f~ if~::'"~J~;;~J,?,;"1
: · equations. · · · ,.,.,. ,,~,. ·
L-GQ. Write equa~on5- and draw Ol.ltp~ character1stlcs of NEMOS f~r,dlff~rent regions.
- -.. - - --- - - _,_- - - -- .. -.. -.: ; -- - -.. -· - - . • .'"• ,, .,:./;/ ..y 1· ", : ;:.,:;;:
- .:. ..... :i_- -- -- -.. -- - ---.. -~- .--- --- ..... • '•-.. - .. ,·_--.. -.. --- --- -.. : ,._- -.. -.. -..... -~-...... - - -- - -.. -- -·-··- - - - -- -- -- ----~..:,!;;,_,,;.;. !
(Refer Fig. 3.6.l)
Non-saturation Saturation
or triode region - - - - - region
Vos>,. VGs-VTN
Curve bends
because the VGs = 4 V
channel resistance Current saturates, because the channel
increases with Vos pinches off at the drain end , and Vos
no longer affect the channel
io = K,,[2 (VGS - VTN)Vos - Vos 2] 2
io = K,,<VGs - VTN)
VGs > VTN
/ Lohmic
Almost straight region
line with slope
proportional to
. - W • (VGS -VTN)
10 - L
Kn (VGs-VTN )vos
- -f----+ ------- +-- - - - - - - - - - - - - - - - Vos
0 ___.....__ Case II _....., ___ _ _ Case Ill - - - - •
Case
Vos(sat) VGs -VTN
(1 K18)Fig. 3.6.1 : Output characteristics of NEMOS
fLL _: ,, : _, .. ,D~(<X!fl~
'; "-~ --
-VTN
; ·;v'~ ·•.~'n(" ,'.,.,,,
-, · f -
-v- -·· L:r,.,-;.v-:c---'---':......:.--+--,-,,-.:..
---'- ;,~=,;,,,_.,..,...,.,.,.,.,.,.,.,.,.,.,., ,..,..""",,,,"7:,,..,.,,_..(cut-01')
.
,,,, ~_, ✓ ,,_,,.,,_ "'! ,
., • . '
.,
,,,;, (volts) ,;,,
OS : f 1 : f
,o,. ,. L L .
(1K19JFig. 3.7.1 : Circuit diagram (1K20)Ffg. 3.7.2: Ideal output (1K21)Ffg. 3.7.3 : Transfer characteristic
characteristic of NEMOS
ofNEMOS
Tecb-Neo Publicatiom •••. - ••..• Jnere Aut/Jon i116JJire iamm,tioa _ .,4 SACHIN Sll411 Yes~
►
I Io = 0 I n
Substrate
n-type
VTP= -1 V l.ss
..
(11131) Fig. 3.8.1
I Io = 0 I
! ! ! ! ! ! ! +!! ! !!!! ! !! ! ! ! p't :
► Case ill : (Refer Fig. 3.8.3) I
:
p+
y_
,
__+_+
+,±,±,±, _+_+_+_+_+_+_:t:t:t:t,tt.t.t.
X
.·. ·.·. I
VsG =4 V >VTP
Conventional
Electronic Io
Io"\ ,I'
s T G
so=2V
, p+.· ::::::::::::::::++++++
~ +++++++++++ +++++++ +
L---+ ~ Pinch-off
point (P)
x=O
n Electric field
n x=O
x' <x
_; v~,\~·'.:~1- :~_-~;_:~:;
; ; .,. .,/ NsG ·
~s:;:~ ~t;~~i:~Ii
' ! . . ; : ~ I
-~<:·:·~. "i::.
, ~sq< VTP (<;ut-olf) )"-;
.! .L , c:;ut-off region . __\__ :,. ..,,,
V~-~! i.
Ideal outp'ut characteristics' of NEMOS (yolts),,
·, -) . . {. .,.~ (, ~ ~ ' . . J... :,, .. ~
(1k42) Fig. 3.8.5 (1k43)Fig. 3.8.6 (1k44) Fig. 3.8.7 (1k45) Fig. 3.8.8
Most of the circuits using MOSF ET are two port networ TWO PORT
k (TPN), Refer , NETWORK
~
Fig. 3.9.1. .,, (TPN)
-'----+---1,t;;, -\i
: Input
port
'-"-"-...;;..+ -'-...;;....1
'
Fig. 3.9.1: Two Port Network
Depen ding upon the tennin al of MOSF ET comm on
to input and output
ports (for MF AC), MOSF ET can be connected
in three different
config uration s. These are comm on source (CS) comm
on gate (CG) and
comm on drain (CD).
Tecb-Nr.o Publicatiom--"" lnen .4ut/Jon wpire HJDoratida ."..4 S.4CHIN SIWI Yeaturt
-
~ Analog Electronics (MU-Sem.3-Electrical)
D
output impedance.
Although voltage gain is low an d the overall power gain is also low
. phase.
compare to other MOSFET configurations • V i an d VO are 10
.
l\~lit~lJ~~~. . -CQ~~ratfoh .
C •.
j
:.v,_:,/y ,,
Common gate
.- ·.:!SF ;~r
Commoncl.r,.,tff·iltit:: (~9nun~n -~ urce ·,
·"' ,1'. .• ,. ,,, I, "'·,.
~/{. ;,' X 'w:\t,~ ' ., ,
~~h~t•t~Jajl'l\wtth;,~~ffidion .wo_rktrig an.d .cti~ctertsf!c .. operation ·of ~-chan~L;,o-M~SF,~. ,AlsQ ,.~ ~i· it
k~~11ft~~~~~b~,~-~-'~_c"~I ~ ~-_~-;~CC-_::_------~::~·-~:.~--- _:~.:~ _: _~_------·-·--~ _:_-~ ---~-'-~~~-.:---,-'-~---- _: __ ~ ~~: :. __;:__L~£':d~c:·•:~ _·:~--'.:~i
Qr' Cuel:V08 =0
- . The construction of DMOS is (n channel) is very similar to EMOS. An actual channel is formed (during fabrication),
beneath SiO layer, by adding n-type impurity atoms to the P type substrate. It means in this MOSFET channel exists
2
even with vas = o. For Vos > o, Jsso is reverse bias and there is no current flow through substrate.
The TERM DEPELTION MODE MEANS channel Height of channel on drain side = x
exists even with Vas = 0. (1k46) Fig. 3.10.1 : Height of channel on drain side = x
-
0
(1k47)Fig. 3.10.2 •
L
-
~ Analog Electronics (MU-Sem.3-Electrical)
io
3-23
io
+
Field Effect Transistor
+
+ t iG .= 0 I +
Vos
Vos
Vos
VGS
-•·---...1.....---l s s
(1k49l Fig. 3.l0A : Symbol of D-Mode (1k50) Fig. 3.10.S : Symbol of E-Mode
i0 (mA)
i0 (mA) Vos(sal) = VGs-VTN '
~ o~:!on - - - - Enhancement mode~ Triode
I
1,, , , Saturation
- region •1 region ---
Voss VGs - VTN , / Vos<':: VGs - Vn:,1
,: VGs = +2V
32 ~ Vos= VGs - VTN
I
I
24 I
I
Module
I
I
VGs = OV
1oss 16
8
VGs,,; ·-2v ·
=-3V
0 4 8 10 14
-4 -2 0 2 4V +vGS (V)
VTN
-VTN VGS <~ V _(~~N)
(11151) Fig. 3.10.6 : Transfer characteristics (1k52)Fig. 3.10.7: Output characteristics
\~ ~ote': Working _
:-:--· .
of: NDMOS is somewhat similar to N-channel JFET. But NDMOSFET has·
. ': _:~: ._,_ ,_ - . - :····-,_
90e,:dtf~tJ taf;;f~r.fFefti:
:/.:.;/' - ;,;;/W✓,,r: /:,0,::'3. --, -.,~~~:._ :/? . \· "·\ <)~):(_._{·
',,.,<_><" ~n be operated with Vas negative only, while NDMOS -canbe ~perated with Vos negative;~n(f~ltl~Ei bdftifr-::Jf ·
t~I-: ~~~~~ij~~~\~ifi~;f~;~~~f~~:~~~-~:~~z~~f
@Ans.:
?:~~,:~~
~:2::~::~~:t!::~:t::'.~;:;:1~j~?~5~!t:;1t~
1
Few of main areas of IC fabrication where MOSFET is used as switch are as follows :
o To connect capacitors in various configurations, this applicatipn is called switched capacitor circuits.
o Modulation etc.
Tecit-Neo Publicatiom----·· JJ'Aem Aut/Jon Ul6pim UIDOYatiOD _.,4 SACHJN Sll,4/f J'eatum
Analog Electronics (MU-Sem.3-Electrical)
r . . . --.---,. -------.. -.. . . -- "\----------.. . . . ------------------ --------.. ----.. . . . ---.. --.. -............ . . ---~--.. :--------. ,.
Field Effect Translator
-.. . . ;-~-~~.~-r~
-
:,' QQ, _ Compare to an Ideal switch, What are the shortcomings bf a hOn•ldeal switch:
_..,_ .. --~-- ...--. -.... -.......~ .... . -"-- -...... ... ,..,_ -- .. -- - --- -- . . ..... .. --- .... ......... - ... . -- -'- -- --- ---...·. . .......... --- ------· --- .......--- .... ----..
1
'
• • ·: ,
-------·
- - - ~ - - - ~ - - - .; -.: _ _ _ _ ~ _ ~ }'.''_ :
Iii Ana.:
4----:~
!c
."c
(Control voltage)
foFF
roFF
A B
le
♦
Ce
Components in Fig. 3.11.2 indicates non-idealities in a practical switch used in IC. These undesired parameters are as
follows :
r0 N: Resistance between two tenirinals of switch (A and B) where switch is ON. Ideally it should be zero.
r0 FF: Resistance between two terminals of switch in off condition. Ideally it should be infinite.
Variation in r0 N and r0 w : The value of these resistance changes with terminal voltage. Ideally this should not
happen.
Vos : SmaII voltage that may exists between A and B when switch is in ON state and current is zero. It is an offset
voltage. Ideally should be zero.
Ion- : Leakage current from switch when it is off. Ideally it should be zero.
IM J8 : Leakage current from switch terminais to ground. Ideally this should be zero.
CA and C11 : Parasitic capacitors between switch terminais and ground. Ideally their reactance should be infinite.
CAB: Capacitor between two terininais of switch. Ideally it should not exists.
r .• Parasitic -capacitors between control terminal C and tenninal A and B. These capacitors contribute to the
CAC' "'JIC
effect called charge feed through. Ideally these capacitors should be zero.
-
~
~ Analog Electronics (MU-Sem.3-Electrical)
~
r~oa. , -- ---------------------- -------------------------------------------------------- - ----------------------
,Explain working of MOSFET as a switch in VLSI circuits. ,
-!
l
: GQ. :e,cplain the MOSFET as switch in VLSI. :
· ~------~-~-------------------~----------------------~--------------------------------------------------------------------- ~-------
ltf Ans.:
r:r Operation
t
Vo-"L
Module
I ros = roFF = oo I I I
with io = 0
ground and I =I
VO O
-
It is [r0 + r. + r (channel)).
Typically by _design, the contribution of ro and rs is very small such that primary consideration is channel resistance.
:.Ir0 N = r (channel)!
. ,w[ V~s]
Io= Kn L (Vos-VTN)Vos--2 -
Where Vos is less than Vos - VTN but greater than zero. Now the small signal channel resistance will be,
L
roN = aio / aVOS = K' w (V
n OS -
VTN- V )
DS
(i) r0 ,.., : Resistance between two terminal of switch r0 FF (r0s) is very large. Therefore leakage current loFF (1 0 s (om) is
very small= 0.
(ii) In Fig. 3. l l.4(b) r0 N as a function of Vos is shown for V0s = 0.1 V and W/L = l , 2, 5 and 10.
25k~-----~----~
20k
c
B 15k
C:
~
·ij 10k
+ er
Vos=V
z0 5k
0
2 3 4 5
VGS(volts)
Tecb-Neo Publiations- --- Where Aut/Jon iiupire U1110ntioa _.,4 SACBIN SJl.411 reature
" ' Analog Electronics (MU-Sem.3-Electrical) 3-27 Field Effect Transistor
(a) variation in device parameters, when one MOSFET is replaced with other of same type and
(b) variation in temperature
2. For MOSFET fabricated in IC we know
IW i0 (mA)
1o = 2 ·L Cox ~ [V GS - VTN]2
MOSFET2
(a) From one MOSFET to other it is possible that the
aspect ratio (W/L) or C0 x may vary. This will
Module
a
change 10 .
(b) Also the threshold voltage VTN and conductivity
of channel varies with temperature. Therefore I0
will vary with temperature.
VGs(V)
3. Graphically we can see in Fig. 3.12.1 that when one
MOSFET is replaced with other /i 10 is large.
follows : IG = 0
Vos=VGs
Let 1 increases by l!,.10 due to some reasons, Vos will decrease by AfoRo·
0
.
Smce v GS -- v OS• v GS will also decrease by ·same amount. As a result I0 Io
will decrease and overall increment in 10 will be much smaller than it was
Pictorially above point, i.e. how J0 remains more or less unchanged is shown in fig. 3· 12·3·
Field Effect Transistor
-
Let
'
I
I
\
',
Increase In
10 Is checked
_J ··· -
Fig. 3.12.3
" OCEL
I ) Yoo
Io = ( - Ro Vos + Ro
y = m X + C y= m X + C.
io
. (mA)
(mA)
Voo
i0
----
Triod~
region : , Saturation
region
__...._
i,,.. , ( ..... _.
I
. Ro .
Voo
Ro i i DCBL ; 1oa
( ½.• Slope (- - 1 ) . DCLL
loo '/ ; - - Rs . . ··· srope =--1-
:
I •
Ro
+ - ~ c - ' ' ' - - . J _ - - - - 4 - -· Vos (V)
VGSa i Voo VGS = Vos (V) . ~OS(~t) Vosa ' i Voo
Tecb-Neo Publicatiom"...."... 11'/ierr: Audion iasp~ HllloYatioa --4 £4CHIN SR,4// Yeature
!'1 Analog Electronics (MU-Sem.3-Electrical)
3-29 Field Effect Transistor
Io
R
VG= __2_ V
R 1 + R2 . DD
-
+VG
••---•u
(constant)+
I +
Vos
= constant
Feedback or_.- Rs
degeneration
resistance
Io
In this type of biasing V O is made constant by using potential divider bias resistances R 1 and ~ - R 1 and R2 are high
value resistances so that ac input resistance of amplifier is high.
In this case, V O = I
Vas + 10 Rs or Vos = V - 10 Rs
9
I ...(3. 12.l)
and lW
Io = 2 L µn Cox [V GS - VTN]
2
...(3.12.2) Module
Let
MOS parameter
Suppose I 0 increases due to variation in parameters, changes
when one MOS is replaced by other, (since VO is
constant) Vas will decrease, as Vas decrease, 10 '
decreases (Refer Equation (3.12.2)). Hence I0 more or MOS replaced
Increase in
Jess remains constant. 10 Is checked
DCB,L -DCLL
Apply KVL in G loop and write it in the form of Apply KVL in D loop and write it in the form of
VO - Vas - I 0 Rs =0 Voo - Io Ro - Vos - Io Rs = 0
y = m X + C y = m X + C
with I0 =0, Yos=Yoo
with I0 = 0, Vas= Ya
Ya Yoo
Vos =0, Io-Ro+ Rs
Vas =0, Io=R
s
io
Io (mA)
(mA
Ioa
VTN Vosa
(1ldl0) Fig. 3.12.9
(11151) F1g. 3.12.8
+ Ro
Io
I
, __.,._
I
100 N = 3 rnA and Vas(ON J = IO V.
Vo I I
Voo 40V
+
I I
R1 :
I
I
'
I
♦
I
Vost I
- I
I
I
Voo
7+
I
I
I = 40 V
Voo I
I
=40V ' VG I ♦
R2 I
I
I
I
I
Rs I .. .,.__.., I
I
Tecb-Neo Publit.ationa........... in~ Authors inspire UlllOYlltioa ....A SACHIN SJ/,4// re11ture
r
['1 Analog Electronics (MU-Sem.3-Electrical) 3-31
Field Effect Transistor
I IDQ = 6.72mA I
Io(onl ·► Step 3 : Calculation for voltages
3mA
Apply KVL in D-loop
Module
(VGS(th)• 0) VGS(on) VGs (V) V oo - lo (Ro + Rs) - VosQ = 0
= 10 V
(VTN, 0) :. YosQ = Yoo - Io <Ro+ Rs)
We can substitute any point [e.g. Voscon) and ~on)] in the From Equation (1) Vas = 18 - 0.82 10 = 18 - (0.82 x 6.72)
► Step 2
Ex. 3.13.3 : For the given E-MOSFET circuit determine
+ Io D-loop IDQ, VDSQ· VGS(TH) = VTN= 3 V, ID(ON) = 5mA, VGS(ON) = 6V
Ro ,- -+- - I
3 k!l f
,, '
' ,'' 24V
,, '
R1 + t,
Vos t,,
v~r ., 7 I+
+ : Voo
22 Mil VGS- , =40V 10MO
''
Rs :,' t,
=~V Va 8200 , '
18Mil ......... --
I I
I -
A 1 B I~
6.8MO
(4H3JFig. Ex. 3.13.2(b): DC equivalent circuit
To find J , equate Va in directions A and B from
0
Ri
+R VDD = Io Rs + Vas
I 2
__.,4 SACHINSll,4/f Yenture
Tedi-Neo Publieatiom----·· fiere Aut/Jon i,upire i,moratioa
~ Analog Electronlcs (MU-Sem.3-Electrlcal) 3-32 Field Effect Transistor
+ ,.Io
__,.. ... 5.5 kn 0 .6 k!l
Ro :
I
: I
I I _.....1...--------Vss =-5V
I I
I I
+ : •
.
(1k66)Fig. Ex. 3.13A
+ Vose t v 00
-
Io
I
: =40 V ~ Soln. :
Voo
=24V
!+
~s :
I
:
I
I
I
I
I
:
I
DC analysis
A B 0-loop
+ I
l
I
Voo
=5V
.-. V GS = 9.71 - 0.75 ID
l-
I
... (1) Rs :
VG 0.6kQ
Substituting Equation (1) in equation for 10 I'
.Voo 1 -
2
ID= K..rvos-VTNJ =0.55[9.71-0.7510-31
Oloop
l
."..4 SACHJNSll,4/J Y•ture
a
-l
-----.
I0
2 ,---- - ...... ----- ...
0.1081n - 2.35 I0 + 4.218 = 0 I , ' I
:
I
+ Io :I
t :
V0s = 2.75 - 0.6 I 0 = 2.75 - (0.6 x 1.973) = 1.566
V j '----•II + I
:. V0 s = 10- 1.973(1.4)
VGs ~
=Vos:
. I
T
I
I
I
+
-
Rs
♦
,
:,
I
I
I
',!p - ---- _)
V08 = 7.23 7V
Loop
V0 5(sat) = Vas - VTN= 1.566 + 1 = 2.566 V
region. (1k71)Fig. Ex. 3.13.S(b)
Since Vos> V0 5 (sat) MOS is working in saturation
which
One point on transfer characteristics is given for
er Results
Ex. 3.13.5 : For the network shown Fig. Ex. 3.13.5 ID(onl = ~ [VGS(on) - VTNJ2
Ill!lllll 5 mA
calculate DC voltages and currents. ~ = 2 -
22V [VGS(on) - VTN] [7 - 4] 2 V 2
2
1.2 k!l = 0.55 mNV
:. Io ... (1)
~
Yoo -Vo s
Ro+ Rs :. Vso = +0. 8=2 .21V
22- V0 s
1.71 = 0.55 [V 0s- 4) 2
Since 10 = 0, Io Ro= O
R<; Vo .
= 50 kn
Ro
= 5 kn
-5V =Vs s r:
Rin
= 80 kn Ro
Kp= 200 µA/V2 VTP =-0. 8 V
(11111)Fig. EL 3.13.6 -10 V
0S oln .:
(1kl5)Flg. Ex. 3.13.7
Ass ume transistor is in saturation @S oln .:
5mA
3-35
:. R2 =
1
~0+\ ~
Field Effect Transistor
k.Q =99.S kO = Ki
R2 +
Ro
Io
► Step S: Find R 1
I
Rin
= -
R
I I
+-
R 1 2
I
17
Vso = 6 V - Voo I I I _I_
- + + = 10V _I
V1
+
+
R,l VG tSG+
R, = Rio -
:. R, = 408 • 205 kO
~ = 80 - 99.5
V2
:5V =SV A B
r::r Designed circuit ,
+5V
(1ktS)Fig. Ex. 3.13.7(a)
~
(1k87)Fig. Ex. 3.13.7(b)
Ysa = -; -VTP
Ex. 3.1~.8: Design the circuit shown in Fig. Ex. 3.13.8.
Ysa = ""1¾ + 1.75 =3.04V = VSG
Voo= +2.5V
► Step 4 : Find R2 Io I
0.4 mAt Ro
R1Ri
~ = R 1 11 Ri= Ri + ~ = 80 k.Q (given)
V 0 = 0.5V
+ v 1 - IR, = - v so
~Soln.:
µ., cox w 6
100 X 10- X 32 X 10- 6
3-36
Also k" =
Cox µnW
2L
6
Field Effect Transistor
Io
=
=
l.6mAN 2
~
VO = VOS - Vs = 1 - 0 = 1V = V 0
:. Vas = ~+VTN Vo-Vs 3-1
: . Ro = Io = 80µ =25 kQ
= ~6 +0.7= 1.2V
r:r Results
2.5 -0.5
Ro = 0 _4 kO=Sk.Q R0 = 25 k.Q
Vas = Va-Vs
Ex. 3.13.10 : Design the PD bias circuit shown in
Vs = Vo - V GS= 0 - 1.2V = - 1.2V Fig. Ex. 3.13.10
- 1.2 + 2.5
Rs = 4 kn=3.2Sk.Q --...----- -...........,...-•v00 = 10 v
' Io= 0.32 mA
Vos = 0.5 + 1.2 = 1.7V
Ro
Vas -VTN = 1.2-0.7=0.SV=Vo v .,___ _. V 0 =3.4V
= overdrive voltage
.,___ _. V =1 .6V
MOS is in saturation region. 8
I
+
r::r Results = 1 µA Rs
I Ro = S k.Q' Rs = 3.25 w 1
Io
Ex. 3.13.9 : Design the circuit shown Fig. Ex. 3.13.9 If K0 = 0.5 mAtv2
V 00 =0, VTN= lV VTH= 1 V
Tech-Neo Publication11 ........... J1'/,ere Aut/Jon inspire inno.-ation ....A S,4CH/N SJ/,4// Yeature
Jtl Analog Electronics (MU-Sem.3•Electrical)
3-37 . Field Effect Transistor
Va -Vos+Vs=l.8 +1.6=3.4V
To find the region of operation
= Yoo-Vo =,G;-3.4} .
I 1µ = l.6MQ Let's find Vos
Va 3.4
Ro2 = -I- =1µ = 3.4 Mn Assuming transistor to be in saturation region.
Io = ~(Vos -VTN/
rr Results
Ro = SW, Rs = SkQ,
Vos = ~ - +VTN
~
1
= l.6MQ, 8<;2 = 3.4 MQ Vas = ~ m + 1.2 =2.32V
Ex. 3.13.11 : Design the circuit shown in Fig. Ex. 3.13.11 v;S(sat) = VGS - VTN= 2.32- 1.2V
for 10 = IOOµA and V0 s = 4.5V. If VTN = 1.2V,
2 VOS(sat) = 1.12V
ku=0.08mAN +5V
Since Vos > Voscsat)• transistor is in saturation region as was
assumed.
Vas = Va - Vs
Vos = Vo - Vs
= 2.18 V
(1k94)Fig. Ex. 3.13.11
Yoo-Vo 5 - 2.18
Now R0 = - lOOµA =28.2 kn
Io
@'Sol~.:
Draw DC equivalent circuit Fig. Ex. 3.13.1 l(a). RD = 28.2W
S~ce ~ = O, ~Ro= 0, :. Ro will work as short. Ys-Yss - 2.32 V - ! - 5}
Rs = =26.8 kQ
Io lOOµA
+v00 = 5 V
Rs = 26.SkQ
r:r Results
Vo
RD = 28.2W, Rs= 26.SkQ
-Vss = +5 v
- -.---+Vo o
Ro
+
io
0 1--t-0 1 in--!-- 0 1 in io
(mA) Triode i
ut-off :saturation 1 triode _region Saturation
re ion :--,... region __,..-
Voo i----....' : '
!' .
X A: , ,: Voo I
I , I ,
I
I
I
I
Ro
I I
I = .-.;,. 1 Q point ,, VGS3>VsG2
I I
I
I
(VIQ, Voa) .
I
1r:-
I : . I
c 0
I:=--:..:-:..:V:..:~!.=-.=.-:..:-\/:..:~J•S::::'-Q:.::-..':.'~!:.:~:..:;:..:+~--V.=.-:..:~~:..:-:..:_·:.::-;__-;:-..~-:'.:-:=-'.-::::::-~.,~V:;IO::_O_.,..,I = VGS Vos(sat) .• , .... , Vosa
=VGs-VTN
Channel is not formed. Even ifY05 increases 10 = 0. From Fig. 3.14.1, Y = Y00 - I0 R0 . Since io= O, ioRo= o
0
I V0 = Voo I .
For (V1 = Vcs) < VTN, 10 = 0 and V0 = V00 I
Portion X to A in Fig. 3.14.2.
2. With (Vos= V,) ::!: Vn,
At V GS = vi = VTN channel is formed. Io starts flowing. Now if VOS is further increased, more number
of electrons are
attracted and gets accumulated in channel. Resistance of channel decreases. I increases. In Fig. 3.14.1
0 drop across Ro
increases, therefore (Vos .= V0) starts decreasing . Portion A to B in Fig. 3.14.2. This is the portion
of transfer
characteristics where MOSFET is in saturation. A Q-point is also shown in Fig. 3.14.2 with co-ordinate
(V,Q, y OQ).
- _L Neo publicati"on••····•·•···· rr11.ere Aut/Jon ia1flitr! ianoratiOD
TOCCD- wo r· -- .A £4C/IIN SH,4/1 Yea~
['1 Analog Electronics (MU-Sem.3-Electrical}
3-39 Field Effect Transistor
MOSFE! enters in _triode region of operation. This point is shown by point B in Fig. 3.14.2 and Fig. 3 · 14 ·3 it is
intersection of load line and broken curve of locus of v
DS(sut)'
4. With (V1 =Vos)> (Vos+ VTN)
MOSFET enters in deep triode region. Portion B to C in Fig. 3.14.2. Note that the characteristics curves in ~e triode
region _are bunched together, the output voltage decreases slowly towards zero. Here we have shown an operating poi~t
C obtained for Vi = V 00 .
: - • : - < • ~
: , vo
I I
I I
Vosa - - - - ~- - - -:- - -------~-?- --·- Time
I I
I I
I I I
I I
I I
1 t --
'I II
I I
I I
I I
----,---+- I I
· Signal to be amplified
Vos= vo superimposed on DC
voltage v 10
lime
( 1diS) Fig. 3 . 15.1 : Basic circuit of amplifier (1k64)Fig. 3.15.2 : Transfer characteristics
1
·
To operate MOs as an ampli'fier. We select saturation bregion (A - B). Device is biased in middle of saturation region at
. . • t) The signal voltage to e amp 1·fi
1 1e d (vi ) 1s
· then supenmpose
· d on DC mput·
pomt Q (Quiescent porn . . . . . . voltage
. d f (v.) should be very small so that operation 1s m saturation region, and output is not distorted
vIQ = v~SQ . Amp 1tu e o I eform is larger by a factor equ al to the voltage ·
l · · ·
but amplified. The output wav gam of amplifier Av at Q-pomt.
dV 1 0
Where, Av = Ni v, = v IQ
. . al to the slope of transfer curve at the bias point Q. Observe that the slope is negative.
Thus the voltage gam 1s equ . . .
.
Therefore basic CS amp i·fi ·s inverting. It can be seen that v1 and v0 are out of phase.
1
1 1er
Tech-Neo Publiution1 ........... ln,ere Authon ia,pire iaaoration .....4 SACHJN Sll,4J/ feature
~ Analog Electronlcs (MU-Sem. 3-Electrlcal)
3-40 Field Effect Transistor)
3 • 16 SMALL SIGNAL MODE Combin ing these two terms it is MUTUA L + TRANS
I L OF + CONDU CTANC E = Mutual transconductance == gm·
MOSFET
W (A) Small algnal model of MOSFET Ideally, after Vos (sat)• (Refer Fig. 3.16.3) current J
0
(Refer Fig. 3.16.1 and 3.16.2) should remain constan t with increase in Vos·
id
But in practice due to channel length modulation, with
~
D i9 =0 increase in Vos• 10 also increase .
! ~ i i
vgs Vgs Open Vds
region.
~ Zo ZG = oo
(IH4)Fig. 3.16.3
· (1) Input impedance Z6
The inverse of slope of output characteristic (at Q
At the input of MOSFE T, there exists a layer of
insulato r (Sio 2), hence the input current ig 0. = point) gives output resistance (r ) of MOSFET.
0
N-M9SFET
Vs +
J 3.17 MODELL ING THE BODY Now if an ac component exists in the source to body
EFFECT voltage, vs 8 there will be an ac component induced in
VTN• which causes an ac component in drain current.
- When MOS is used as discrete component substrate or
Therefore a back-gate transconductance can be llodule
-
body and source are shorted. But in IC's body is not
connected to source,
defined as, 0.
- For an NMOS device, the body is connected to the
most negative potential in the circuit and will be at gmb = d VBS Q-point = d VsB Q-point
signal groµnd.
Io Qpoint
G DB
Using Equation (3.16.1),
~ v
GS_ + SB d io d 2
TtdJ.Neo Publication,_....-- Jnere Authon inspire innoYation .,4 SACHIN SIM/I Yentum
~ Analog Electronics (MU-Sem. 3-Electrical) 3-42 Field Effect Transistor)
• ~--i k~0X 0 "-'"'>.•,/«~~~"~':::: '<:~' ...:..,'.~.,/·.~\=?;)":'t>):<: .\· ·:--,:/,i - ·i; "- ,·,,_~ region current i0 increases with Vos with V0 s constant.
: GQ. 'Oerwe° ~uatio.n l 9r . transcq~d~ct~mce (g;;J and ·• :
l eyn1mit output~e.Jis~nce·(ro) 'o t'~ 0$FET) '.
·-- - - ---- - - -- , _·. - -- - - - - -~ _ _ _., _ _______ ., ____ , . . _ <?''?' _-__ _ __ ·____ _:;;.- -- '~ .!
.,;-:, >i This causes slope to occur. It means slope in output
(1K36)Fig. 3.18.1
In saturation region
Square tenn always s hows non-linearity i.e. distortion in Equation for i0 in saturation region with CLM in
output current io· consideration, is given as :
1 _ ~
ro - fl. Vos \ fl. V
GS=O
di 0I
= dv 0 s Vas= const
Vas= Vas
Where V is positive quantity like earl
, A
YES .
Draw three lines NO.
Draw four lines
VG Vo
VG Vo
Vs
1 'i'
~
Is r0 t! 10 R0 Is r0 t! 10 R0 and
or not given ? r0 ,! 10(R8 +R0 )
I
or r0 not give n?
I
YES. NO: YES. NO.
Neglect r0 Connect r0 ' Neglect r0 Con nect r0
VG Vo VG Vo VG Vo
1 ro
1 Vgs
1 Vgs
Vga 9mVgs . ro
(1191)Flg. 3.19.1
-
. .
1ech-Neo Publicatiom--" fie,
e .4utl,on JJJ6pl~ i,movatioa ••..4 S.4CH/N SH.4H J'eature
Field Effect Transistor
[i1 Analog Electronics (MU-Sem.3-Electrical)
3-44
F~Q.----H~~~t~ ;~~d~-r- ~~j~~-f~S-t~ 6-?---------------~ ~ ~ ~ ~ ~ ~~ ~ ~ ~ ~ ~ ~ ~ ~ ~:~ ~~~~ ~ ~ ~ ~ ~ ~~ ~:~ ~ ~ ~~~•- -..'.' --~ --------·"----~-~ ~ ~ ~j
·Statement
th
(I + gm ro) and is connect ed in series wi ro
Whenev er a resistance is transferred from source to drain it is mu]tiplied by
on output side.
Proof
To prove above statemen t let us find Zo for the circuit shown in Fig. 3.19.2 and Fig. 3.19.3.
D
r
vi
Rs
Vo RL
·nvi
Vgs
s
Vs
ro
+
R,
T
l
Rs
'I'
Zo
(1 H92)Fig. 3.19.2 (1H93)F ig. 3.19.3
(a) Zo is nothing but output resistance seen from D. Therefore we use our conventi onal steps.
1. Rep]ace ·MOSFE T with model
2. Remove load (RJ
3. Short input (V i = 0)
4. Apply our own, known voltage (V0 ) across output terminals.
5. Measure (10 )
Vo
6. Then the output resistance Zn =-1- .
0
Steps to find Zo are as below. Refer Fig. 3.19.4(a ) and 3.1 9.4(b).
Jo
9mVgs q
lo
r ..
l 0 (measured)
Vo
(applied)
9mVgs
D
q
Io
Vo
rd
-Vgs Vo
r
l l
- 1oRs= Vgs Rs
Vgs Rs
+ +
Short
Zo
(a) (b)
(1H27)Fig. 3.19.4
em.3-Electrical) 3-4 5
~ Analog Electronics (MU-S
Bu t
Transferred
Vo I,, Rs from S to D
= -g mR I+ - -ro-
s O ro
(tH21) Fig. 3.19.5
Zo = ro + Rs (I + µ) ed to D, it ge ts
ica tes tha t Rs (w hic h was in S), wh en tra nsf err
is ind
me nte d in Fig. 3.19.5. Th
Equation (3.19.1) is im ple
is in series with r0 •
multiplied by ( 1 + gm r0 ) and Jfoduie
since r0 >> R 0
oa
,
-
Zo=r~
Io
O N MF
J 3. 20 TYPE I· EXAMPLES
CS
Ro = 3 .3 kn
AC ANALYSIS O F
+
AMPLIFIER R 1 =40 MO Vos
Voe
- =3 0V
Rs By pa ss ed +
3.20.1 Ex am ple s wi th
~
Fo r the given MO SF ET
amplifier circuit, find
Voe
=3 0V I7 =~OM1!l71 VG
'-- -- -.. .L ... -- --
B A
rI
-'- -- -- -- -L _: ::.
lo
.._ _--- ' GN D
ting this in
VGs = 6 - 1.2 I0 Substitu
2
Io = ~ CVGs - VTN]
2
ro =rd = 40 k
k = k,, = 0.4 mA N ,
VGS(lh) = VTN = 3V ,
(1K134)Fig. Ex. 3.20.1 We get, I0 = 0.4 [ 6- 1.2 Io - 3
J2
Io = 0.4 [ 3 - 1.2 Io J2 =0.4 [9 - 7.2 Io + 1.44 Ii ]
@ s0 1n .:
76 Ii
Io = 3.6 - 2.88 10 + 0.5
► Step 1 : DC analysis 2
t by = 0
w DC equivalent circui 0.576 ID - 3.88 Io + 3.6
Using simple symbol, dra
opening al] capacitors.
-..A SACHIN S/f,4/f Yeature
ere Authon i11Bpire iaaoY11tioa
Tteb-Neo Publication•--····- '"1
l
◄
I0 = 5.625 mA , I0 = I. 11 l mA
3-46
.,£
VGS = 4.666 V
r0 = rd =40 kQ VGSQ + 2V 2
v.1 ~
= R1 II R2
rd
1
0
t 1
Ro Vo
DC analysis (Fig. Ex. 3.20.2(a))
Io
7-1
D-loop .
I _ _ ,.._
+ I
I
I
2;= Ri Zo lo +:
(1K136)Fig. Ex. 3.20.l(b): AC equivalent circuit Vost
- I
I
I
Impedances I
I
Voo
I
I
I ... ..,.. __ .,I =5V
~ = R1 II R2 = 8M Q
~ = ~ = 8M Q , :lo = rd = 40 kQ y
= Ra VasQ = 2V (given)
a- Results gm = 2~<Vas-VTN)
= 0.6mS
lo
Field Effect Transistor
,------,
TT VI Vgs
9m vgs
Ro
+
Vo
I
I
♦:
I
I
I
+
+ I
nt circu it
(1k98)Fig. Ex. 3.20 .l(b) : AC equi vale r- ... ,
I '
R o,I '
', Rs
I I
t t
I . I
-f
!__ ---· v00 = 9V
G-loop y
prop er polarity.
mL -; ,4utl,on iaipire iaaoratioa --..4 £4CHJN SJl4R Yeature
~-N P bl! __ ..,_
""II eo u ucau um-, -•m•
,r,n:n
r
◄
-
al) 3-48 Field Effect Transistor
gm= 2 ~ =2 ✓ (4.58 )(2}xl0- 6 ~ 3.20.2 TYPE II - Examples
With Rs
Un bypassed
~ = 6.0SmS I Ex. 3.20 .4: For circuit in Fig. Ex. 3.20.4, find Av.
If V
r
0 =~=(01 x\.ss)ko =0.8 V,
2
ko= l mA N, A=O . · Tu
Ro
► Step 3 : Calculation for Vso
7 kn
Apply KVL in D-loop Vo
Vj
Ro Vo
:. Draw DC equivalent circuit by open
~
(a)
l_ and connecting DC sources with proper
ing capacitor
polarity.
Fig. Ex. 3.20.4_(a).
+
vi
+ T+
'
Re, ro Ro Vo
+
Io
l_
(c)
Fig. Ex. 3.20.3 : AC equival; nt circuit Voo
Av = -5.7 8 . 10
= -5 +20 ox3 5
~ Results = -3.2 5 V
I
3-49
Io
D- loop
--- V1=Vo Vo Io= gm Vge
I
I' II
I I
I I
I
I
I
vgs gm Vgs
I I
:~~~-
I
I
♦ Vs
tI
!
V1 Ro Ro Vo =-IoRo
Io
:I ♦
1
I
I I
I I
I
I
I
I
Rs Rs
= 3.25 V iI t
I -
I
I
I
I
I
I
I I I
I
(IK107)Fig. Ex. 3.20.4(b) : SimpHfted DC equivalent circuit (1K10l)Flg. Ex. 3.20.4(c) : AC equivalent circuit
= I.75-1.5m A
0.5
180
= 0.5 mA
:. MOSFET parameters are
gm = 2Ku CVas-VTN ) = 2 X Im (l.5-0.8)
VTN = 0.8 V
= 1.4 mS
Kn=1mA/ v2
ro = 00
► Step 2 : AC analysis
- To find A draw ac equivalent circuit by shorting all
v• -sv
capacitors and DC supply.
(1K120)Flg. Ex. 3.20.S
- Replace MOSFET with its mf m~el.
I
I sources short.
•
l
I
+ Vs '
I I
I I
For ac, S is not grounded therefore 4 lines.
30kn
Rs= 1 kn: I
I
Voo
= R2
-
VG ' I
I
I
! I
=SV
'
I
5V - I
\ I
I
I
I
=Vss+
+
A B
D-loop
= 0.19 mA =1 0
Tech-Nee Publiuliom,.. _,_,, Here Aul/Jon itupiro U1110r•tioa --4 St4auN SJ/,411 YtJlllllf