0% found this document useful (0 votes)
309 views

CMOSDICD

The document is a question bank for the subject CMOS Digital IC Design for the M.Tech 1st year 1st semester examination at Malla Reddy College of Engineering and Technology. It contains 8 questions divided into multiple parts related to topics in CMOS digital design including CMOS inverters, threshold voltage, logic gates, flip-flops, latches, memory cells and more. Students must answer 5 questions by choosing 1 question from each of the 5 sections, with each question carrying 14 marks.

Uploaded by

srihari_56657801
Copyright
© © All Rights Reserved
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as PDF, TXT or read online on Scribd
0% found this document useful (0 votes)
309 views

CMOSDICD

The document is a question bank for the subject CMOS Digital IC Design for the M.Tech 1st year 1st semester examination at Malla Reddy College of Engineering and Technology. It contains 8 questions divided into multiple parts related to topics in CMOS digital design including CMOS inverters, threshold voltage, logic gates, flip-flops, latches, memory cells and more. Students must answer 5 questions by choosing 1 question from each of the 5 sections, with each question carrying 14 marks.

Uploaded by

srihari_56657801
Copyright
© © All Rights Reserved
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as PDF, TXT or read online on Scribd
You are on page 1/ 19

CMOS Digital IC Design(R22D6806)

QUESTION BANK
M. Tech – I Year – I Sem. (VLSI & Embedded Systems)
2022-2023

DEPARTMENT OF ELECTRONICS AND COMMUNICATIONS ENGG


MALLA REDDY COLLEGE OF ENGINEERING AND TECHNOLOGY
(Autonomous Institution –UGC, Govt. of India)
(Approved by AICTE- Accredited by NBA & NAAC- ‘A’ Grade-ISO 9001:2008 Certified)
Maisammaguda, Dhulapally, Secundrabad-500 100.
Code No: R20D6806
R20
MALLA REDDY COLLEGE OF ENGINEERING & TECHNOLOGY
(Autonomous Institution – UGC, Govt. of India)

M.Tech I Year I Semester Supplementary Examinations, November 2022


CMOS Digital IC Design

(VLSI&ES)

Roll No

Time: 3 hours Max. Marks: 70

Answer Any Five Questions

All Questions carries equal marks.

***

1 A Determine the pull-up to pull-down ratio for an NMOS inverter? [7M]

B Explain and derive the necessary DC region equations of a CMOS inverter? [7M]

2 A Define Threshold Voltage. Express threshold voltage and discuss the dependency of VT on [7M]
various parameters?
B Write a short note on Transistor equivalency? [7M]

3 A How the MOS inverters connected in cascade can drive large capacitive loads? Explain? [7M]

B Discuss the transient analysis of the CMOS transmission gate by replacing it with a resistor [7M]
equivalent circuit?

4 A Realize NMOS complex logic gates using the Boolean function Z=A(D+C)+BE. [7M]

B Write short notes on transmission gates with the relevant circuits? [7M]

5 A Draw the edge triggered D flip-flop by using CMOS logic and explain its operation in [7M]
detail?
B Explain behavior of bistable elements. [7M]

6 A Draw the logic diagram of a CMOS clocked SR flip-flop and explain with the help of a [7M]
truth table?
B Differentiate flip-flop and latches? [7M]

Page 1 of 18
7 A Explain voltage boots trapping with an example? [7M]

B Write a short note on High performance Dynamic CMOS circuits? [7M]

8 A Explain the principle of NAND gate flash memory with a neat diagram? [7M]

B Compare the SRAM and DRAM? [7M]

Page 2 of 18
Code No: R20D6806
R20
MALLA REDDY COLLEGE OF ENGINEERING & TECHNOLOGY
(Autonomous Institution – UGC, Govt. of India)

M.Tech I Year I Semester Regular/Supplementary Examinations, June 2022


CMOS Digital IC Design

(VLSI&ES)

Roll No

Time: 3 hours Max. Marks: 70

Answer Any Five Questions

All Questions carries equal marks.

***

1 A What are the criteria for voltage threshold for high level and low [7M]
level in NMOS inverter characteristics? Explain.

B Explain the DC noise margin of CMOS logic? [7M]

2 A Explain the voltage transfer characteristics of a CMOS inverter with [7M]


a neat diagram?

B Define Threshold Voltage. Express threshold voltage and discuss [7M]


the dependency of VT on various parameters?

3 A Design and implement AOI and OIA gates using CMOS? [7M]

B With the aid of necessary expressions explain the design CMOS [7M]
NAND2 gate.

4 A Explain the propagation delay and power consumption issues of [7M]


CMOS gate?

Page 3 of 18
B Design and implement CMOS full adder circuit? [7M]

5 A Draw the logic diagram of a CMOS clocked SR flip-flop and explain [7M]
with the help of a truth table?

B Differentiate static and dynamic latches? [7M]

6 A Draw the D latch by using CMOS logic and explain its operation in [7M]
detail?

B Write a short note on Clocked latch? [7M]

A Explain voltage bootstrapping with an example? [7M]

B Write a short note on High performance Dynamic CMOS circuits? [7M]

8 A Describe the leakage currents in SRAM cell? [7M]

B Draw and explain the operation of a single bit dynamic RAM cell? [7M]

*****

Page 4 of 18
Code No: R20D6806
R20
MALLA REDDY COLLEGE OF ENGINEERING & TECHNOLOGY
(Autonomous Institution – UGC, Govt. of India)

M.Tech I Year I Semester Regular Examinations, July 2021

CMOS Digital IC Design

(VLSI&ES)

Roll No

Time: 3 hours Max. Marks: 70

Answer Any Five Questions

All Questions carries equal marks.

***

1 Develop 2 Input NOR gate by Pseudo NMOS Logic and perform its [14M]

functional verification by using functional verification table.

2 Perform the Rise time and Fall time analysis of Pseudo NMOS logic [14M]

with one example.

3 Sketch the circuit schematic of OAI operation using NMOS logic and [14M]

Explain its working.

4 Realize one bit full adder using CMOS logic and explain its working. [14M]

5 Explain Clocked SR Flip Flop operation using appropriate circuit [14M]

diagram.

Page 5 of 18
6 Compare Latches and Flip- Flops and list the drawbacks of SR Latch, [14M]

how those can be overcome by D Latch

7 Realize Edge triggered D-Flip-Flop using Transmission gates and [14M]

explain its operation.

8 Draw the DRAM cell and explain its Read and Write operation and [14M]

compare DRAM cell with SRAM cell

Page 6 of 18
Code No: R20D6806
R20
MALLA REDDY COLLEGE OF ENGINEERING &
TECHNOLOGY
(Autonomous Institution – UGC, Govt. of India)

M.Tech I Year I Semester Supplementary Examinations,


December 2021
CMOS Digital IC Design

(VLSI&ES)

Roll No

Time: 3 hours
Max. Marks: 70

Note: This question paper Consists of 5 Sections. Answer FIVE


Questions, Choosing ONE Question from each SECTION and each Question
carries 14 marks.

***

SECTION-I

1 Compare CMOS logic Inverter and Pseudo NMOS [14M]


Logic inverter; list the drawbacks of Pseudo NMOS
Logic over CMOS logic.
OR

2 Realize 3 Input NAND gate by Pseudo NMOS Logic [14M]


and perform its functional verification by using
functional verification table.
SECTION-II

3 Develop a 2 X 1 Multiplexer using Transmission [14M]


gates and interpret its operation using different input
combinations.
OR

4 Sketch the circuit schematic of AOI using NMOS logic [14M]


and explain its operation.

Page 7 of 18
SECTION-III

5 What are the characteristics of SR Latch? Realize [14M]


basic SR latch using CMOS logic.
OR

6 Develop Clocked latch and explain its functionality. [14M]

SECTION-IV

7 Realize CMOS Dynamic Latch using transmission [14M]


gate and explain the Set and Reset conditions of the
Latch.
OR

8 Explain about Synchronous dynamic pass transistor [14M]


circuit with an example.
SECTION-V

9 Draw the SRAM cell and explain its Read and Write [14M]
operation.
OR

10 Explain about Leakage currents in DRAM cell and [14M]


explain why refreshment is needed periodically.
**********

Page 8 of 18
Code No: R18D6810 R18
MALLA REDDY COLLEGE OF ENGINEERING & TECHNOLOGY

(Autonomous Institution – UGC, Govt. of India)

M.Tech I Year - I Semester Regular/Supplementary Examinations,


January-2020
CMOS Digital Integrated Circuit Design

(VLSI&ES)

Roll No

Time: 3 hours Max. Marks: 70

Note: This question paper Consists of 5 Sections. Answer FIVE Questions, Choosing ONE
Question from each SECTION and each Question carries 14 marks.

***

SECTION-I

1 Define Threshold Voltage (VTH). Discuss the [14M]


dependency of VTH
on various parameters. Explain the DC noise margin
of CMOS
logic.
OR

2 a) Explain in detail about voltage transfer [7M]


characteristics of CMOS Inverter.
b) Illustrate about pseudo NMOS logic gate.
[7M]

SECTION-II

3 a) Design and explain the operation of 2 input NMOS [7M]


NAND. [7M]
b) Explain the procedure to design an adder circuit
using CMOS logic.
OR

4 Design and implement AOI and OAI using CMOS. [14M]

Page 9 of 18
SECTION-III

5 a) Draw the logic diagram of a CMOS clocked SR flip- [10M]


flop and explain with the help of a truth table.
b) Differentiate static and dynamic latches.
[4M]

OR

6 a) Draw the D latch by using CMOS logic and explain [8M]


its operation in detail.
b) Write short notes SR latch in sequential MOS logic.
[6M]

SECTION-IV

7 a) Discuss the transient analysis of CMOS [8M]


Transmission gate by replacing it with resistor
equivalent circuit.
b) Design an EX-OR gate using Transmission gate [6M]
Logic.
OR

8 a) Explain the concept of charge storage and charge [7M]


leakage associated with pass transistor logic.
b) Explain the speed and power dissipation in dynamic CMOS logic.
[7M]

SECTION-V

9 Mention different types of RAM cells. Draw and [14M]

explain the

operation of a single bit dynamic RAM cell.


OR

10 a) Write about the leakage currents in SRAM. [7M]


b) Explain the principle of NAND flash memory with a
neat diagram.
[7M]

**********

Page 10 of 18
Code No: R17D6807

MALLA REDDY COLLEGE OF ENGINEERING &


TECHNOLOGY
(Autonomous Institution – UGC, Govt. of India)

M.Tech I Year I Semester Supplementary Examinations,


October/November 2020

CMOS Digital Integrated Circuit Design

(VLSI&ES)

Roll No

Time: 2 hours
Max. Marks: 70

Answer Any Four Questions

All Questions carries equal marks.

***

1 a) Derive expression for VOL, VOH ,VIL &


VIH of CMOS inverter.
b) Explain and derive the necessary DC
region equations of a CMOS inverter.
2 Describe about (i) Pseudo NMOS logic gate
and (ii) Dynamic pass transistor
3 Design and implement CMOS full adder
circuit.
4 Realize NMOS complex logic gates using the
Boolean function Z=A(D+C)+BE.

5 a) Draw the D latch by using CMOS logic


and explain its operation in detail.

Page 11 of 18
b) Write short notes on SR latch in
sequential MOS logic.
6 a) Discuss about the behaviour of bi-
stable elements.
b) Elaborate on edge triggered flipflop.
7 Explain voltage boots trapping with an
example.

8 c) Explain the principle of NOR gate flash


memory with a neat diagram.
d) Compare the SRAM and DRAM.
**********

Page 12 of 18
R18
Code No: R18D6810

MALLA REDDY COLLEGE OF ENGINEERING & TECHNOLOGY


(Autonomous Institution – UGC, Govt. of India)

M.Tech I Year I Semester Supplementary Examinations, February/March 2021

CMOS Digital Integrated Circuit Design

(VLSI&ES)

Roll No

Time: 2 hours 30 min Max. Marks: 70

Answer Any Five Questions

All Questions carries equal marks.

***

1a [7M]
What is threshold voltage? Discuss about Inverter threshold voltage.
1b [7M]
Realize the XOR gate by using the Pseudo NMOS logic.
2a [7M]
What is CMOS? Explain the CMOS Inverter logic.
2b [7M]
Derive the expression for Gain at gate threshold voltage.
3a [7M]
Summarize the CMOS NAND gate.
3b Realize the following Boolean expression Y = AB + BC + CA by using [7M]
CMOS gates.
4a
Realize the 2 to 1 multiplexer by using Transmission gates. [7M]

Realize the following Boolean expression Y = (A+B) (B+C) (C+A) by using AOI
4b [7M]
gates.

What do you mean by bistable element? Describe the behavior of bistable


5a [7M]
elements

5b Discuss the NAND2 based CMOS SR latch with suitable diagram [7M]

6a [7M]

Page 13 of 18
Draw the clocked NOR based SR latch and explain.

6b Explain the CMOS implementation of D latch. [7M]R15

7a [7M]
Draw the dynamic bootstrapping arrangement and explain.

8b Describe the Cascaded domino CMOS logic gates. [7M]

Explain the leakage currents in SRAM cell.


8a [7M]

8b Sketch the DRAM cell and explain. [7M]

**********

Code No: R15D6807

MALLA REDDY COLLEGE OF ENGINEERING & TECHNOLOGY


(Autonomous Institution – UGC, Govt. of India)

M.Tech I-Year - I Semester Supplementary Examinations, Dec-18/Jan-19


CMOS Digital Integrated Circuit Design
(VLSI&ES)

Roll No

Time: 3 hours Max. Marks: 75

Note: This question paper Consists of 5 Sections. Answer FIVE Questions, Choosing ONE Question from
each SECTION and each Question carries 15 marks.

*****

Blooms
Marks CO
Level
SECTION-I
Q.1. a) Determine Pull up to Pull down ratio for an NMOS Inverter? [8M] CO1 2

b) How MOS inverters connected in cascade can drive large [7M] CO1 2
capacitive loads?
OR
Q.2. a) What are the criteria for voltage threshold for high level and low [8M] CO2 2
level in NMOS inverter characteristics?

Page 14 of 18
b) Write a short notes on Pseudo NMOS logic gate? [7M]
SECTION-II
Q.3. a) Explain and derive necessary DC region equations of CMOS [10M] CO3 2
inverter?

b) Consider a CMOS inverter circuit with following parameters:


VDD=3.3V,VTO.N=0.6V,VTO.P=-
0.7V,KN=200uA/V2,KP=80uA/V2.Calculate noise margins of
circuit [5M]
OR
Q.4. a) Draw and Explain Voltage transfer characteristics of CMOS inverter with CO2 4
relevant expressions?

[10M]
b) Explain 2 Input NOR gate with depletion NMOS loads. Calculate
output high
voltage and output low voltage? [5M]
SECTION-III
Q.5. a) Explain Pseudo NMOS implementation of OAI gate CO3 2

[10M]
b) Explain the behaviour of the two inverter basic bistable element CO3 2

[5M]
OR
Q.6. a) Design a CMOS Full adder and Explain its operation using input and CO3 2
output waveforms

[8M]
b) Explain how the implementations of AOI and OAI Complex CMOS gate CO3 3
topologies are different [7M]
SECTION-IV
Q.7. a) Explain dynamic CMOS transmission gate logic? CO4 4

[8M]
b) Explain the benefit of Domino CMOS? [7M] CO4 4
OR
Q.8. Explain dynamic circuit technique for overcoming threshold voltage CO4 3
drops in digital circuits [15M]

SECTION-V
Q.9. a) Draw the circuit diagram of Dual Port Static RAM and explain its [10M] CO5 4
operation.

Page 15 of 18
b) Classify different types of memories in market. [5M]
OR
Q.10. a) Draw the functional diagram of 256-Mb Synchronous DRAM and [10M] CO5 5
explain all the signals.

b) What are the advantages and disadvantages of DRAM over SRAM [5M]

Page 16 of 18
Code No : R17D6807 R17

MALLA REDDY COLLEGE OF ENGINEERING & TECHNOLOGY


(Autonomous Institution – UGC, Govt. of India)

M.Tech I-Year - I Semester Supplementary Examinations, Dec-18/Jan-19


CMOS Digital Integrated Design
(VLSI&ES)

Roll No

Time: 3 hours Max. Marks: 70

Note: This question paper Consists of 5 Sections. Answer FIVE Questions, Choosing ONE Question from
each SECTION and each Question carries 14 marks.

*****

Blooms
Marks CO
Level
SECTION-I
Q.1. a) Draw the circuit diagram of a Pseudo NMOS inverter and CMOS inverter [7M] CO1 2
and compare them
b) Realize the logic circuit of an ex-or gate using Pseudo NMOS logic [7M] CO1 2

OR
Q.2. a) Derive the inverter switching threshold voltage, output high voltage and [7M] CO2 2
output low voltage of a pseudo NMOS inverter
b) Replace the pull down network (in the circuit shown) by a single [7M]
equivalent transistor

SECTION-II

Page 17 of 18
Q.3. a) Draw the circuit diagram of a 2-input NAND gate with NMOS load and [7M] CO3 2
derive its output low voltage.
b) Sketch the CMOS circuit (with both pullup and pull down network) for
realizing the Boolean expression
Z’ = A(D+E) + BC [7M]
OR
Q.4. a) Draw the circuit diagram of a 2-input CMOS NOR gate and its sample CO2 4
layout (indicating all the layers and their annotation clearly) [7M]
b) Sketch the complementary pass transistor logic implementation of a
NAND2 and NOR2 gate [7M]
SECTION-III
Q.5. a) Describe the electrical behavior of bistable element and its potential CO3 2
applications
[7M]
b) Sketch the block diagram, gate level schematic and CMOS CO3 2
implementation of a D-Latch. Also explain its operation [7M]
OR
Q.6. a) Draw the block diagram, gate level schematic, CMOS schematic and CO3 2
truth table of SR Latch using NOR2 gates [7M]
b) Draw the block diagram, gate level schematic, AOI NAND-based CO3 3
implementation of clocked SR latch and explain its operation [7M]
SECTION-IV
Q.7. a) Distinguish between static logic gates and dynamic logic gates with an CO4 4
example [14M]
b) Describe the cascading problem in dynamic logic gates (with neat
circuit diagrams and suggest a solution
OR
Q.8. a) With a neat sketch explain the operation of a voltage bootstrapping [7M] CO4 3
circuit

b) Explain in detail about dynamic CMOS circuit techniques. [7M]

SECTION-V
Q.9. a) Classify semiconductor memories and distinguish between SRAM and [7M] CO5 4
DRAM memories

b) Draw the circuit diagram and explain the operation of a 1-bit SRAM cell
in both read and write modes [7M]
OR
Q.10. a) Draw the circuit diagram of a4-bit X 4-bit NOR based RAM array and [7M] CO5 5
explain the operation with its truth table

b) With a neat sketch explain the operation of a three transistor 1-bit


DRAM cell [7M]

Page 18 of 18

You might also like