Chapter (5) Part (1) (MOS Cap)
Chapter (5) Part (1) (MOS Cap)
1
MOS Capacitor Structure
2
Ideal MOS Capacitor
Key assumptions:
✓ Metal is an equipotential region.
✓ Oxide is a perfect insulator with zero current flow.
✓ Neither oxide nor oxide-semiconductor interface have charge centers.
✓ Semiconductor is uniformly doped.
✓ An ohmic contact has been established on the back side of the wafer.
✓ Analysis will be one-dimensional.
✓ The semiconductor is thick enough to have a quasi-neutral region
(where electric field is zero and all energy bands are flat).
3
Vacuum level
Energy band diagram
0.95 eV
electron affinity Ec
qΦm = 4.10 eV q = 4.05 eV
Φ work function qΦs
Ef Ec
Eg
s = + 2q +F metal Eg 8-9 eV Ei
qϕF
Ef
Ev
kT N A p-type
F = ln semiconductor
q ni
Ev
Oxide
Ideal MOS Capacitor
Φm = Φs i.e. Φms = 0
Uniform silicon doping
Ef Ec
Eg
s = + 2q +F metal Eg 8-9 eV Ei
qϕF
Ef
Ev
kT N A p-type
F = ln semiconductor
q ni
Ev
Oxide
Φm = Φs i.e. Φms = 0
Uniform silicon doping Ec
Ei
Ef Ef
metal Ev
Efm Ec
Surface electron and hole densities are:
qVG < 0 - qϕs Ei
ns = ni e q ( s − F ) KT = no e q s KT
Ef
qϕs<0
Ev
ps = ni e q ( F − s ) KT = po e q ( − s KT )
7
8
Negative
When VG > 0 fixed charge
+ - --
VG = Vox + s +
+ - --
+
+ E - --
Vox Oxide Voltage VG >0 + - - - P - silicon
+
+ - - -
+
- - - hole
ϕs Surface potential
+
+
+
- - - flow
ϕs
Vox
➢ In case of a small positive gate voltage
positive
is applied (+VG) (Depletion) Q
Qm − Qs
VG = Vox + s = + s = + s Qd
C ox C ox Qm x
0
Qs Total charge induced in the
silicon per unit area Qs = Qd = -Qm
9
− Qs
VG = Vox + s = + s
Metal Oxide P-type silicon
C ox
ϕs Surface potential
Qs Total charge induced in the Ec
silicon per unit area
qϕs qϕF Ei
Ef
Surface electron and hole densities are: qVG > 0 qϕs>0
Ev
Efm
ns = ni e q ( s − F ) KT = no e q s KT
ps = ni e q ( F − s ) KT = po e q ( − s KT ) Qs = Qd = -Qm
x
Qm 0
ϕs < 0 Accumulation of holes
Qd
ϕs = 0 Flat-band condition
ϕF > ϕS > 0 Depletion of holes
10
− Qs Metal Oxide P-type silicon
VG = Vox + s = + s
C ox
ϕs Surface potential
Qs Total charge induced in the Ec
silicon per unit area
qϕs qϕF Ei
Ef
qVG > 0 qϕs>0
Surface electron and hole densities are: Efm
Ev
ns = ni e q ( s − F ) KT = no e q s KT
ps = ni e q ( F − s ) KT = po e q ( − s KT ) Qs = Qd = -Qm
x
ϕs < 0 Accumulation of holes Qm 0
ϕs = 0 Flat-band condition Qd
11
12
For ϕ s ≤ ϕF
➢ If a small positive bias is applied to the gate, holes near the silicon surface
are repelled by the gate. Because the acceptor doping atoms cannot move
in the silicon lattice, a negative charge appears underneath the gate oxide.
➢ The gate charge is a surface charge, but the charge in the silicon is not. It
is a depletion charge.
2 si s
xd =
qN A
Qd = − qN A xd = − 2q si N A s
13
The total capacitance:
dQm dQ dQd
C= =− d =−
dVG dVG Q
d ( − d + s )
C ox
dQd / d s 1
=− =
Qd 1 1
d( − + s ) / d s +
C ox C ox C d
dQd si
Where C d = − =
d s xd
14
Negative
When VG >> 0 fixed charge
Ei
qϕF
qϕs
ns = ni e q ( s − F ) KT = no e q s KT Ef
(ϕs>0) Ev
Neutral region
ps = ni e q ( F − s ) KT = po e q ( − s KT )
VG > 0
Deple-
Ef tion
region
16
➢ Once again, if we apply the “Depletion Region Approximation”
(neglect all charges but those due to ionized dopants) :
Qd = −qN A xd
qN A
E( x ) = ( xd − x )
si
qN A
( x ) = ( xd − x )2
2 si
17
➢ The carrier concentartion as a function of the surface potential in the MOS
structure.
ϕF 2ϕF ϕs
d 2
dx 2
= −
dE − q
=
dx si
p(x ) − n( x ) + N +
D − N −
A qϕF
Ei
qϕs qϕ
Ef
2 KTN A − q / KT q Ev
E( x ) = e + − 1
si KT Neutral region
Depletion
12 region
ni2 q / KT q Inversion region
+ 2 e − − 1
NA KT
x
At x = 0 ϕ = ϕs and E = Es Qd
Qn
Qs = Qn + Qd= -Qm
Qs=εsi Es Gauss’s Law
12
− q s / KT q s ni q s / KT q s
2
Qs = 2 si KTN A e + − 1+ 2 e − − 1
KT N A KT
Qs is the silicon charge per unit area − Qs
VG = Vox + s = + s
KT si C ox
2
= LD LD is the Debye length
q NA
19
NA
ϕs
ϕs
ns> NA
ϕF
ps> NA
ϕs
ns< NA ns< NA
Ps< NA ns> ps
ϕF
ϕs (V)
12 tox = 25 nm
n q s / KT q s
2
+ i
e − − 1 0.4
N 2
A KT
0.2 NA = 4.5x1015
− Qs
VG = Vox + s = + s 0
C ox 0 0.5 1 1.5 2 2.5
VG (V)
21
22
MOS Capacitance (C-V Curve)
(Quasi-static)
Low frequency
ϕs
Deep depletion
Dielectric mode
23
MOS Capacitance:
Accumulation Depletion Inversion
High Low
frequency frequency
Csi Cacc
Cd Cd Cinv Cd Cinv
1 1 1 1 1 1
C = Cox = + = + C = Cox
C C ox Cd C C ox Cd
Where LD is the Debye length. LD is the effective dynamic depletion region thickness.
24
Case a:
✓ When the gate voltage is increased the silicon surface becomes depleted, and
the variations of gate voltage induce variations of the depletion charge.
✓ The value of the capacitance is then given by the series combination of the
gate and depletion region capacitances.
25
Case b:
✓ If we repeat the same measurement using a higher frequency for the small
ac signal (1 MHz, typically), thermal generation cannot create minority
carriers fast enough to support a variation of charge in the inversion layer.
✓ Therefore, while the portions of the curve in accumulation and depletion are
identical to the previous experiment, the inversion part of the curve is not.
✓ The variation of charge due to the variation of the gate voltage is no longer
supported by the inversion charge, but by a variation of the depletion
charge.
26
Case c:
✓ When the gate voltage is ramped up, a depletion layer is formed, but no
inversion layer can be formed.
27
Case d:
✓ Frequencies of 1 GHz or higher must be used for this effect to appear. The
higher the doping concentration, the higher the frequency.
28
Real MOS Capacitor
➢ Work Function Difference
qΦs Ec
Efm
Ec Ei
qΦm qVG < 0
Ei Ef
Ef Ev
metal Ev
Equilibrium Flat-Band
VG = 0 VG = VFB = ms
29
Oxide Charges / Interface Traps
Efm Ec
qΦs Ei
qVG
Ec Ef
qΦm
Ei Ev
Ef
metal Ev
Flat-Band
Equilibrium VG = VFB = Φms
VG = 0
For simplicity the various oxide and interface can be included as a positive
equivalent charge (Qoi) at the interface.
Q Qoi
V FB = − oi
C ox
Q oi
V FB = ms −
C ox
32
Threshold Voltage
➢ Threshold voltage presents the minimum gate voltage required to achieve
the onset of strong inversion
VG → Vth ϕs → 2ϕF
Qs Qd Qd = − 2 si q N A S
Qd
V G = V FB + S −
QS V th = V FB + 2 F −
C ox C ox
Vth = VFB + 2 F + 2 F
2 si q N A
= Body effect cofficient
C ox
33
Sheet of
Polysilicon Gate Effect gate charge
1 1 1
+
C C ox C si
34
Case 2 : Polysilicon is NOT heavily
doped
V G = V FB + S + P + V ox
1 1 1 1
= + +
C CP C ox C si
qϕs
The effective gate voltage is VG
qϕp
V G _ eff = V G − P
35
Low-frequency C- V curves of a polysilicon gate
MOS Capacitor
Effect of polysilicon
gate inversion
N+ polysilicon
gate on p-type Effect of polysilicon
MOS capacitor gate depletion
36
Backup
37
Qs vs. ϕs
Accumulation ϕs < 0
Q s = Q acc 2 si N A KT exp( − q S 2 KT )
Q s = Qd − 2 si qN A S
2 si N A
Qs − KT exp( q( S − 2 F ) KT ) |Qn | < |Qd |
2 q S
4. Mobile Charge
➢ Generally positive
➢ Due to contaminants (Na, K, Li) in the oxide:
✓ Gate voltage slowly drives the charge across the oxide changing the
threshold voltage and capacitance characteristics
✓ Can lead to hysteresis in the CV curve
✓ Can lead to time dependent threshold voltages
40