Opa 1688
Opa 1688
OPA1688, OPA1689
Burr-Brown Audio SBOS724 – SEPTEMBER 2015
OPA168x
SoundPlus 36-V, Single-Supply, 10-MHz, Rail-to-Rail Output Operational Amplifiers
1 Features 3 Description
•
1 THD+N, 50 mW, 32 Ω, 1 kHz, –109 dB The OPA1688 and OPA1689 are a family of
SoundPlus™ 36-V, single-supply, low-noise
• Wide Supply Range: operational amplifiers capable of operating on
– 4.5 V to 36 V, ±2.25 V to ±18 V supplies ranging from 4.5 V (±2.25 V) to 36 V
• Low Offset Voltage: ±0.25 mV (±18 V). This latest addition of high-voltage audio
operational amplifiers, in conjunction with the
• Low Offset Drift: ±0.5 µV/°C
OPA16xx devices provide a family of bandwidth,
• Gain Bandwidth: 10 MHz noise, and power options to meet the needs of a wide
• Low Input Bias Current: ±10 pA variety of applications. The OPA168x are available in
• Low Quiescent Current: 1.6 mA per Amplifier micropackages, and offer low offset, drift, and
quiescent current. These devices also offer wide
• Low Noise: 8 nV/√Hz bandwidth, fast slew rate, and high output current
• EMI- and RFI-Filtered Inputs drive capability. The dual and quad versions all have
• Input Range Includes Negative Supply identical specifications for maximum design flexibility.
• Input Range Operates to Positive Supply Unlike most op amps that are specified at only one
• Rail-to-Rail Output supply voltage, the OPA168x family is specified from
4.5 V to 36 V. Input signals beyond the supply rails
• High Common-Mode Rejection: 120 dB
do not cause phase reversal. The input can operate
• Industry-Standard Packages: 100 mV below the negative rail and within 2 V of the
– SOIC-8 and SOIC-14 top rail during normal operation. Note that these
• microPackages: devices can operate with full rail-to-rail input 100 mV
beyond the top rail, but with reduced performance
– Dual in WSON-8, Quad in VQFN-16 within 2 V of the top rail.
R1 R2
ROUT 768 750
0.1 -60
VAC -5 V
Inverting
- Headphone
++ Output
+
1
Amplitude (VRMS) C004
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. UNLESS OTHERWISE NOTED, this document contains PRODUCTION
DATA.
OPA1688, OPA1689
SBOS724 – SEPTEMBER 2015 www.ti.com
Table of Contents
1 Features .................................................................. 1 9.3 Feature Description................................................. 19
2 Applications ........................................................... 1 9.4 Device Functional Modes........................................ 21
3 Description ............................................................. 1 10 Applications and Implementation...................... 24
4 Revision History..................................................... 2 10.1 Application Information.......................................... 24
10.2 Typical Application ................................................ 24
5 Device Comparison Table..................................... 3
6 Device Family Comparison Table ........................ 3 11 Power Supply Recommendations ..................... 28
7 Pin Configuration and Functions ......................... 3 12 Layout................................................................... 28
12.1 Layout Guidelines ................................................. 28
8 Specifications......................................................... 5
12.2 Layout Example .................................................... 29
8.1 Absolute Maximum Ratings ...................................... 5
8.2 ESD Ratings.............................................................. 5 13 Device and Documentation Support ................. 30
13.1 Device Support...................................................... 30
8.3 Recommended Operating Conditions....................... 5
13.2 Documentation Support ........................................ 30
8.4 Thermal Information: OPA1688 ................................ 6
13.3 Related Links ........................................................ 30
8.5 Thermal Information: OPA1689 ................................ 6
13.4 Community Resources.......................................... 30
8.6 Electrical Characteristics........................................... 7
13.5 Trademarks ........................................................... 31
8.7 Typical Characteristics: Table of Graphs .................. 9
13.6 Electrostatic Discharge Caution ............................ 31
8.8 Typical Characteristics ............................................ 10
13.7 Glossary ................................................................ 31
9 Detailed Description ............................................ 18
9.1 Overview ................................................................. 18 14 Mechanical, Packaging, and Orderable
Information ........................................................... 31
9.2 Functional Block Diagram ....................................... 18
4 Revision History
DATE REVISION NOTES
September 2015 * Initial release.
(1) The OPA1688 SOIC-8 and WSON-8 packages are production data. The OPA1689 SOIC-14 and VQFN-16 packages are product
preview.
D Package: OPA1689
SOIC-14 RVA Package: OPA1689
Top View VQFN-16
Top View
14 OUT D
15 OUT A
13 -IN D
OUT A 1 14 OUT D
16 -IN A
-IN A 2 13 -IN D
+IN A 3 12 +IN D
V+ 4 11 V- +IN A 1 12 +IN D
A D
+IN B 5 10 +IN C V+ 2 11 V-
-IN B 6 9 -IN C NC 3 10 NC
B C
OUT B 7 8 OUT C +IN B 4 9 +IN C
5
8
-IN B
OUT B
OUT C
-IN C
8 Specifications
8.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
MIN MAX UNIT
Supply voltage, VS ±20 (40, single supply) V
Common-mode (V–) – 0.5 (V+) + 0.5 V
Voltage (2)
Signal input pins Differential (3) ±0.5 V
Current ±10 mA
Output short circuit (4) Continuous
Temperature range –55 150 °C
Temperature Junction temperature 150 °C
Storage, Tstg –65 150 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) Transient conditions that exceed these voltage ratings should be current limited to 10 mA or less.
(3) See the Electrical Overstress section for more information.
(4) Short-circuit to ground, one amplifier per package.
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
25 25
Percentage of Amplifiers (%)
15 15
10 10
5 5
0 0
0
1
0.2
0.4
0.6
0.8
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0.9
-1
-0.8
-0.6
-0.4
-0.2
Figure 1. Offset Voltage Production Distribution Figure 2. Offset Voltage Drift Production Distribution
250 225
200
150 150 VCM = 16 V
VOS ( V)
0 0
±50
±100 ±75
±150
±150
±200
±250 ±225
±75 ±50 ±25 0 25 50 75 100 125 150 ±20 ±15 ±10 ±5 0 5 10 15 20
Temperature (ƒC) C001 VCM (V) C001
-10
0
-20 ±100
-30 ±200
±300
-40
±400
-50 ±500
14 15 16 17 18 0 2 4 6 8 10 12 14 16 18
VCM (V) C001
VSUPPLY (V) C001
Figure 5. Offset Voltage vs Common-Mode Voltage Figure 6. Offset Voltage vs Power Supply
(Upper Stage)
6
IbN
4 3000
0 500
±2 Ios
±4 ±2000
-18 -13.5 -9 -4.5 0 4.5 9 13.5 18 ±50 ±25 0 25 50 75 100 125 150
VCM (V) C001 Temperature (ƒC) C001
TA = 25°C
Figure 7. Input Bias Current vs Common-Mode Voltage Figure 8. Input Bias Current vs Temperature
(V+) +1 140
(V+) -3
125°C
(V+) -4 85°C
80
(V+) -5
(V-) +5 PSRR-
60
(V-) +4 85°C
(V-) +3 125°C 40
(V-) +2
(V-) +1 ±40°C 20
(V-) 25°C
(V-) -1 0
0 10 20 30 40 50 60 70 80 90 100 1 10 100 1k 10k 100k 1M
Output Current (mA) C011 Frequency (Hz) C006
Figure 9. Output Voltage Swing vs Output Current Figure 10. CMRR and PSRR vs Frequency
(Maximum Supply) (Referred-to-Input)
30 10
Common-Mode Rejection Ratio (µV/V)
8
20
VS = ± 2.25 V, - 9 ” 9CM ” 9
6
10 4
2
0
0
VS = “18 V, - 9 ” 9CM ” 9
±10 ±2
±75 ±50 ±25 0 25 50 75 100 125 150 ±75 ±50 ±25 0 25 50 75 100 125 150
Temperature (ƒC) C001 Temperature (ƒC) C001
10
1
Time (1 s/div) 0.1 1 10 100 1k 10k 100k
C001 Frequency (Hz) C002
Figure 13. 0.1-Hz to 10-Hz Noise Figure 14. Input Voltage Noise Spectral Density vs
Frequency
0.01 -80 1. -40
G = +1 V/V, 10-k Load G = +1 V/V, 10-k Load
Total Harmonic Distortion + Noise (dB)
G = +1 V/V, 2-k Load Total Harmonic Distortion + Noise (%) G = +1 V/V, 2-k Load
G = +1 V/V, 600- Load 0.1 G = -1 V/V, 10-k Load -60
G = -1 V/V, 10-k Load G = -1 V/V, 2-k Load
0.001 -100 G = -1 V/V, 600- Load
G = -1 V/V, 2-k Load
0.01 G = +1 V/V, 600- Load -80
G = -1 V/V, 600- Load
0.001 -100
0.0001 -120
0.0001 -120
Figure 15. THD+N Ratio vs Frequency Figure 16. THD+N vs Output Amplitude
0.1 -60 1 -40
Noninverting
0.001 -100
0.001 16- Load -100
32- Load
128- Load
0.0001 -120 0.0001 -120
10 100 1000 10000 0.001 0.01 0.1 1 10
Frequency (Hz) C003 Amplitude (VRMS) C004
IQ (mA)
Vs = ± 2.25 V 1.5
1.4 1.4
1.3
1.2 1.2
1.1
1 1
±75 ±50 ±25 0 25 50 75 100 125 150 0 4 8 12 16 20 24 28 32 36
Temperature (ƒC) C001 Supply Voltage (V) C001
Figure 19. Quiescent Current vs Temperature Figure 20. Quiescent Current vs Supply Voltage
140 180 25
120 20
100 135 15
Open-loop Gain
10
80
Gain (dB)
Gain (dB)
Phase (º)
Phase 5
60 90
0
40
-5
20 45
-10
G = +1
0 -15 G = -10
G = -1
±20 0 -20
1 10 100 1k 10k 100k 1M 10M 1000 10k 100k 1M 10M
Frequency (Hz) C004 Frequency (Hz) C003
CLOAD = 15 pF
Figure 21. Open-Loop Gain and Phase vs Frequency Figure 22. Closed-Loop Gain vs Frequency
2 1000
1.5
100
1
Vs = 4.5 V
AOL (µV/V)
ZO ( )
0.5 10
Vs = 36 V
0
1
-0.5
-1 0
±75 ±50 ±25 0 25 50 75 100 125 150 10 100 1k 10k 100k 1M 10M 100M
Temperature (ƒC) C001 Frequency (Hz) C016
RL = 10 kΩ
Figure 23. Open-Loop Gain vs Temperature Figure 24. Open-Loop Output Impedance vs Frequency
50
40
40
Overshoot (%)
Overshoot (%)
30
30
20
20
ROUT = 0 ROUT= 0
10
10 ROUT
RO = 25
= 25 RO ==25
ROUT 25
ROUT
RO = 50
= 50 RO ==50
ROUT 50
0 0
0 100 200 300 400 500 0 100 200 300 400 500
Capacitive Load (pF) C013 Capacitive Load (pF) C013
G = –1 G=1
Figure 25. Small-Signal Overshoot vs Capacitive Load Figure 26. Small-Signal Overshoot vs Capacitive Load
(100-mV Output Step) (100-mV Output Step)
VOUT
5 V/div
5V/div
VOUT
VIN
VIN
C011 C009
Figure 27. Positive Overload Recovery Figure 28. Positive Overload Recovery (Zoomed In)
VIN VIN
5 V/div
5 V/div
VOUT
VOUT
Figure 29. Negative Overload Recovery Figure 30. Negative Overload Recovery (Zoomed In)
2 mV/div
Time (200 ns/div) Time (200 ns/div)
C006 C014
RL = 1 kΩ, CL = 10 pF CL = 10 pF
Figure 31. Small-Signal Step Response (10 mV, G = –1) Figure 32. Small-Signal Step Response (10 mV, G = 1)
20 mV/div
20 mV/div
RL = 1 kΩ, CL = 10 pF CL = 10 pF
Figure 33. Small-Signal Step Response (100 mV, G = –1) Figure 34. Small-Signal Step Response (100 mV, G = 1)
2 V/div
2 V/div
RL = 1 kΩ, CL = 10 pF CL = 10 pF
Figure 35. Large-Signal Step Response (10 V, G = –1) Figure 36. Large-Signal Step Response (10 V, G = 1)
10 10
5 5
0 0
-5 ±5
-10 ±10
-15 ±15
-20 ±20
0 0.5 1 1.5 2 2.5 3 3.5 4 4.5 5 0 0.5 1 1.5 2 2.5 3 3.5 4 4.5 5
Time ( s) C034 Time ( s) C030
Figure 37. Large-Signal Settling Time (10-V Positive Step) Figure 38. Large-Signal Settling Time (10-V Negative Step)
100
VOUT
75
ISC, Sink “ 18 V
5 V/div
ISC (mA)
50
ISC, Source ± 18 V
VIN 25
0
Time (200 s/div) ±75 ±50 ±25 0 25 50 75 100 125 150
C011 Temperature (ƒC) C001
20
EMIRR (dB)
100
15 80
VS = ±5 V 60
10
40
VS = ±2.25 V
5
20
0 0
10k 100k 1M 10M 10M 100M 1G 10G
Frequency (Hz) C033 Frequency (Hz) C017
Figure 41. Maximum Output Voltage vs Frequency Figure 42. EMIRR vs Frequency
±20
±60
±80
±100
±120
±140
±160
100 1k 10k 100k 1M 10M
Frequency (Hz) C027
9 Detailed Description
9.1 Overview
The OPA168x family of operational amplifiers provide high overall performance, making them ideal for many
general-purpose applications. The excellent offset drift of only 1.5 µV/°C (max) provides excellent stability over
the entire temperature range. In addition, the device offers very good overall performance with high CMRR,
PSRR, AOL, and superior THD.
The Functional Block Diagram section shows the simplified diagram of the OPA168x design. The design
topology is a highly-optimized, three-stage amplifier with an active-feedforward gain stage.
PCH
FF Stage
Ca
Cb
+IN
PCH Output
2nd Stage OUT
Input Stage Stage
-IN
NCH
Input Stage
140
120
EMIRR (dB)
100
80
60
40
20
0
10M 100M 1G 10G
Frequency (Hz) C017
VOUT
5 V/div
VIN
60 50
50
40
40
Overshoot (%)
Overshoot (%)
30
30
20
20
ROUT = 0 ROUT= 0
10
10 ROUT
RO = 25
= 25 RO ==25
ROUT 25
ROUT
RO = 50
= 50 RO ==50
ROUT 50
0 0
0 100 200 300 400 500 0 100 200 300 400 500
Capacitive Load (pF) C013 Capacitive Load (pF) C013
G = –1 G=1
Figure 46. Small-Signal Overshoot vs Capacitive Load Figure 47. Small-Signal Overshoot vs Capacitive Load
(100-mV Output Step) (100-mV Output Step)
TVS
RF
+
±
+VS
R1 IN± 250 Ÿ
RS IN+ 250 Ÿ
+
Power-Supply
ID ESD Cell RL
+
VIN ±
+
±
±VS
TVS
Figure 48. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application
An ESD event produces a short-duration, high-voltage pulse that is transformed into a short-duration, high-
current pulse when discharging through a semiconductor device. The ESD protection circuits are designed to
provide a current path around the operational amplifier core to prevent damage. The energy absorbed by the
protection circuitry is then dissipated as heat.
When an ESD voltage develops across two or more amplifier device pins, current flows through one or more
steering diodes. Depending on the path that the current takes, the absorption device can activate. The absorption
device has a trigger, or threshold voltage, that is above the normal operating voltage of the OPA168x but below
the device breakdown voltage level. When this threshold is exceeded, the absorption device quickly activates
and clamps the voltage across the supply rails to a safe level.
When the operational amplifier connects into a circuit (Figure 48), the ESD protection components are intended
to remain inactive and do not become involved in the application circuit operation. However, circumstances may
arise where an applied voltage exceeds the operating voltage range of a given pin. If this condition occurs, there
is a risk that some internal ESD protection circuits can turn on and conduct current. Any such current flow occurs
through steering-diode paths and rarely involves the absorption device.
Figure 48 shows a specific example where the input voltage (VIN) exceeds the positive supply voltage (+VS) by
500 mV or more. Much of what happens in the circuit depends on the supply characteristics. If +VS can sink the
current, one of the upper input steering diodes conducts and directs current to +VS. Excessively high current
levels can flow with increasingly higher VIN. As a result, the data sheet specifications recommend that
applications limit the input current to 10 mA.
If the supply is not capable of sinking the current, VIN can begin sourcing current to the operational amplifier and
then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to
levels that exceed the operational amplifier absolute maximum ratings.
Another common question involves what happens to the amplifier if an input signal is applied to the input when
the power supplies (+VS or –VS) are at 0 V. Again, this question depends on the supply characteristic when at
0 V, or at a level below the input-signal amplitude. If the supplies appear as high impedance, then the input
source supplies the operational amplifier current through the current-steering diodes. This state is not a normal
bias condition; most likely, the amplifier will not operate normally. If the supplies are low impedance, then the
current through the steering diodes can become quite high. The current level depends on the ability of the input
source to deliver current, and any resistance in the input path.
If there is any uncertainty about the ability of the supply to absorb this current, add external zener diodes to the
supply pins; see Figure 48. Select the zener voltage so that the diode does not turn on during normal operation.
However, the zener voltage must be low enough so that the zener diode conducts if the supply pin begins to rise
above the safe-operating, supply-voltage level.
The OPA168x input pins are protected from excessive differential voltage with back-to-back diodes; see
Figure 48. In most circuit applications, the input protection circuitry has no effect. However, in low-gain or G = 1
circuits, fast-ramping input signals can forward-bias these diodes because the output of the amplifier cannot
respond rapidly enough to the input ramp. If the input signal is fast enough to create this forward-bias condition,
limit the input signal current to 10 mA or less. If the input signal current is not inherently limited, an input series
resistor can be used to limit the input signal current. This input series resistor degrades the low-noise
performance of the OPA168x. Figure 48 illustrates an example configuration that implements a current-limiting
feedback resistor.
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
R1 R2
ROUT 768 750
VAC -5 V
- Headphone
++ Output
+
VDC OPA1688
VAC R3 5V
ROUT 768
R4 C2
Audio DAC 750 47pF
Figure 49. Headphone Amplifier Circuit Configuration for Audio DACs that Output a Differential Voltage
(Single Channel Shown)
100
Power (mW)
10
0.1
0.01
90 95 100 105 110 115
Headphone Efficiency (dB/mW)
C001
Figure 50. SPLs Produced for Various Headphone Efficiencies and Input Power Levels
-20
Total Harmonic Distortion + Noise (dB)
-40
-60
-80
-100
-120
0.001 0.01 0.1 1 10
Amplitude (VRMS)
C002
Figure 51. THD+N for Increasing Output Voltages Into Three Load Impedances
(Input Signal = 1 kHz, Measurement Bandwidth = 22.4 kHz)
Figure 52, Figure 53, and Figure 54 further illustrate the exceptional performance of the OPA1688 as a
headphone amplifier.
Figure 52 shows the THD+N over frequency for a 500-mVRMS output signal into the same three load impedances
previously tested.
Figure 53 and Figure 54 show the output spectrum of the OPA1688 at low (1 mW) and high (50 mW) output
power levels into a 32-Ω load. The distortion harmonics in both cases are approximately 120 dB below the
fundamental.
0 0
Total Harmonic Distortion + Noise (dB)
±20
±20
±40
±40 Amplitude (dBc)
±60
±60 ±80
±100
±80
±120
±100
±140
±120 ±160
10 100 1000 10000 0 5000 10000 15000 20000
Frequency (Hz) C003 Frequency (Hz) C001
Figure 52. THD+N Measured over Frequency (90-kHz Figure 53. Output Spectrum of a
Measurement Bandwidth) for a 500-mVRMS Output Level 1-mW, 1-kHz Tone into a 32-Ω Load
(The third harmonic is dominant at a level of –117.6 dB
relative to the fundamental.)
±20
±40
Amplitude (dBc)
±60
±80
±100
±120
±140
±160
0 5000 10000 15000 20000
Frequency (Hz) C001
CAUTION
Supply voltages larger than 40 V can permanently damage the device; see the
Absolute Maximum Ratings.
Place 0.1-μF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-
impedance power supplies. For more detailed information on bypass capacitor placement, see the Layout
section.
12 Layout
RF
(Schematic Representation)
Place components
Run the input traces close to device and to
as far away from each other to reduce
the supply lines parasitic errors VS+
as possible RF
NC NC
RG
GND ±IN V+ GND
NOTE
These files require that either the TINA software (from DesignSoft™) or TINA-TI software
be installed. Download the free TINA-TI software from the TINA-TI folder.
13.5 Trademarks
E2E is a trademark of Texas Instruments.
SoundPlus is a trademark of Texas Instruments, Inc.
TINA-TI is a trademark of Texas Instruments, Inc and DesignSoft, Inc.
Blu-Ray is a trademark of Blu-ray Disc Association (BDA).
Bluetooth is a registered trademark of Bluetooth SIG, Inc.
TINA, DesignSoft are trademarks of DesignSoft, Inc.
All other trademarks are the property of their respective owners.
13.6 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
13.7 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
www.ti.com 10-Dec-2020
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
OPA1688ID ACTIVE SOIC D 8 75 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 85 O1688A
OPA1688IDR ACTIVE SOIC D 8 2500 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 85 O1688A
OPA1688IDRGR ACTIVE SON DRG 8 3000 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 85 OP1688
OPA1688IDRGT ACTIVE SON DRG 8 250 RoHS & Green NIPDAU Level-2-260C-1 YEAR -40 to 85 OP1688
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 10-Dec-2020
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 16-Oct-2020
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 16-Oct-2020
Pack Materials-Page 2
PACKAGE OUTLINE
D0008A SCALE 2.800
SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
SEATING PLANE
.228-.244 TYP
[5.80-6.19]
.004 [0.1] C
A PIN 1 ID AREA
6X .050
[1.27]
8
1
.189-.197 2X
[4.81-5.00] .150
NOTE 3 [3.81]
4X (0 -15 )
4
5
8X .012-.020
B .150-.157 [0.31-0.51]
.069 MAX
[3.81-3.98] .010 [0.25] C A B [1.75]
NOTE 4
.005-.010 TYP
[0.13-0.25]
4X (0 -15 )
SEE DETAIL A
.010
[0.25]
.004-.010
0 -8 [0.11-0.25]
.016-.050
[0.41-1.27] DETAIL A
(.041) TYPICAL
[1.04]
4214825/C 02/2019
NOTES:
1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches.
Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.
www.ti.com
EXAMPLE BOARD LAYOUT
D0008A SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
8X (.061 )
[1.55]
SYMM SEE
DETAILS
1
8
8X (.024)
[0.6] SYMM
(R.002 ) TYP
[0.05]
5
4
6X (.050 )
[1.27]
(.213)
[5.4]
EXPOSED
METAL EXPOSED
METAL
.0028 MAX .0028 MIN
[0.07] [0.07]
ALL AROUND ALL AROUND
4214825/C 02/2019
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
D0008A SOIC - 1.75 mm max height
SMALL OUTLINE INTEGRATED CIRCUIT
8X (.061 )
[1.55] SYMM
1
8
8X (.024)
[0.6] SYMM
(R.002 ) TYP
5 [0.05]
4
6X (.050 )
[1.27]
(.213)
[5.4]
4214825/C 02/2019
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
DRG0008A SCALE 5.000
WSON - 0.8 mm max height
PLASTIC SMALL OUTLINE - NO LEAD
3.1 B
A
2.9
3.1
PIN 1 INDEX AREA 2.9
0.8
0.7
C
SEATING PLANE
0.05
0.00 0.08 C
(0.2) TYP
EXPOSED 1.2 0.1
THERMAL PAD
4
5
2X
1.5 2 0.1
8
1
6X 0.5
0.3
8X
0.2
PIN 1 ID 0.6
8X 0.1 C A B
0.4
0.08 C
4218885/A 03/2020
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
www.ti.com
EXAMPLE BOARD LAYOUT
DRG0008A WSON - 0.8 mm max height
PLASTIC SMALL OUTLINE - NO LEAD
(1.2)
8X (0.7) SYMM
1 8
8X (0.25)
SYMM (2)
(0.75)
6X (0.5)
4 5
(R0.05) TYP
( 0.2) VIA (0.35)
TYP
(2.7)
EXPOSED EXPOSED
METAL METAL
4218885/A 03/2020
NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
on this view. It is recommended that vias under paste be filled, plugged or tented.
www.ti.com
EXAMPLE STENCIL DESIGN
DRG0008A WSON - 0.8 mm max height
PLASTIC SMALL OUTLINE - NO LEAD
SYMM METAL
8X (0.7)
TYP
8X (0.25) 1 8
SYMM
(1.79)
6X (0.5)
4
5
(R0.05) TYP
(1.13)
(2.7)
EXPOSED PAD
84% PRINTED SOLDER COVERAGE BY AREA
SCALE:25X
4218885/A 03/2020
NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you
permission to use these resources only for development of an application that uses the TI products described in the resource. Other
reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third
party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims,
damages, costs, losses, and liabilities arising out of your use of these resources.
TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on
ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable
warranties or warranty disclaimers for TI products.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated