Ksj Ethercat Fpga Master 【Introduction】
Ksj Ethercat Fpga Master 【Introduction】
→ It easily tends to be an interfering design (*Since our master stack is based on HDL,
it does not relate with FPGA vendor)
Strength
We can offer FPGA based Master stack.
It leads stable cyclic timing controlling even if 100μsec PDO.
Generally, DC timing sync can be available only on Grand EtherCAT line or Local EtherCAT line.
KSJ “Grand Slave & Local master” enables to synchronize both of DC timing !
(Our result: 6 Grand slaves × 8 Local slaves can synchronize DC with 100 μsec PDO)
KSJ EtherCAT slave achievement
■ Features of each slave type
■ ESC ASIC based Slave diagram ■ Micro processor based Slave diagram
Strong points
・ User only need to take care of
the interface on DPRAM.
( EtherCAT slave function and
DPRAM is inside of FPGA area.)
・ Reduced numbers of parts
・ Low risk of part’s EOL
Now, KSJ designed HDL EtherCAT slave stack without microblaze processor.
It become more suitable for function safety standard (SIL4).
KSJ EtherCAT Evaluation board
~KSJ master stack or slave stack is implemented~
■ LZ202 Hardware spec
・Xilinx Zynq SoC XC7Z010 implemented
(Dual ARM Cortex A9 CPU 667 MHz
+ FPGA Logic 28K logic cell)
・ 1GB DDR3 SDRAM 1066Mbps
・ QSPI NOR Flash 32MB
・ RJ45 100Mbps 2 EtherCAT ports
・ RJ45 1Gbps Ethernet port (for TCP/IP)
・ microSD slot (SDHC, SDHS)
・ USB micro Connector for UART
Micro USB ・ Expansion Connector: 80port’s GPIO
(UART) (57pin connected to Zynq,
2 x 100Mb 16 pin can be used as differential pair pins)
1Gb EtherCAT MicroSD ・ Power supply DC 24V
Ethernet ・ Size: 130x80mm
・ Temperature environment: 0-50 ℃
・ RoHS Corresponded