Cmos Process Technology
Cmos Process Technology
Chapter 3
Jin-Fu Li
Chapter 3 CMOS Process Technology
• Oxidation:
− Wet oxidation: use water vapor 900oC ~ 1000oC,
rapid
− Dry oxidation: use pure oxygen 1200oC,
acceptable growth rate
• Oxide
− Field oxide: thick for isolation purpose
− Gate oxide: thin Oxide. As thin as possible
Patterning Implant or n+ n+
SiO2 by
Gate Contact n+ n+
deposition
Oxidation Cuts
p-substrate p-substrate
Polysilicon
Al contacts
Patterning n+ n+
Patterning
Polysilicon
p-substrate Al Layer
p-substrate
n-well mask
n-well
p-substrate
n-well
active mask
nitride
oxide
n-well
p-substrate
Active
n-well
p-substrate
Channel stop
n-well
p-substrate
n-well
p-substrate
polysilicon
n+ mask
n+ n+
n-well
p-substrate
n+ mask
oxide
poly poly
n- n- n- n-
n+ n+
Shadow drain implant LDD structure
p+ mask
n+ n+ p+ p+
n-well
p-substrate
p+ mask
n+ n+ p+ p+
n-well
p-substrate
contact mask
metal mask
n+ n+ p+ p+
n-well
p-substrate
metal mask
out
Vdd Vss
in
out
Vdd Vss
p+ p+ n+ n+
n-well
p-substrate
p+ p+ n+ n+
n-well
p-substrate
9 2
0
Well or Polysilicon
6
10 2
3 3
Active Metal1
Contact
or Via 2
3 Hole 3
2 2
Select
Transistor
1
3 2
2
2
1
3 3
2 5
Well
Substrate
Vdd
emitter
p+
p-plus
n-plus
n+
n-plus base
N-well collector
(substrate)
p+ n+ n+ p+ p+ n+
NPN PNP
Rwell
Rsubstrate
2.0mA
Rwell
I ramp
Trigger point
Rsubstrate
I ramp
-0 0 1 2 3 4 Holding Voltage