0% found this document useful (0 votes)
406 views

Cmos Process Technology

The document discusses CMOS process technology. It covers topics such as oxidation, field and gate oxides, patterning, implants, well formation, inverter structure, multi-layer metals, design rules, transistor layout, vias and contacts. The chapter provides details on the basic CMOS fabrication process and design rules for layout.

Uploaded by

Diksha
Copyright
© © All Rights Reserved
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as PDF, TXT or read online on Scribd
0% found this document useful (0 votes)
406 views

Cmos Process Technology

The document discusses CMOS process technology. It covers topics such as oxidation, field and gate oxides, patterning, implants, well formation, inverter structure, multi-layer metals, design rules, transistor layout, vias and contacts. The chapter provides details on the basic CMOS fabrication process and design rules for layout.

Uploaded by

Diksha
Copyright
© © All Rights Reserved
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as PDF, TXT or read online on Scribd
You are on page 1/ 23

VLSI Design

Chapter 3

CMOS Process Technology

Jin-Fu Li
Chapter 3 CMOS Process Technology

• Silicon Semiconductor Technology


• Basic CMOS Technology
• Layout Design Rules
• Latchup

National Central University EE613 VLSI Design 2


MOS Transistor – Basic Structure

National Central University EE613 VLSI Design 3


MOS Transistor – Basic Structure

• Oxidation:
− Wet oxidation: use water vapor 900oC ~ 1000oC,
rapid
− Dry oxidation: use pure oxygen 1200oC,
acceptable growth rate
• Oxide
− Field oxide: thick for isolation purpose
− Gate oxide: thin Oxide. As thin as possible

National Central University EE613 VLSI Design 4


Process Technology

National Central University EE613 VLSI Design 5


Process Technology

Patterning Implant or n+ n+

SiO2 Layer Diffusion Implant of


p-substrate p-substrate
Impurities
Thin Oxide

SiO2 by
Gate Contact n+ n+
deposition
Oxidation Cuts
p-substrate p-substrate
Polysilicon
Al contacts

Patterning n+ n+
Patterning
Polysilicon
p-substrate Al Layer
p-substrate

National Central University EE613 VLSI Design 6


CMOS Process Technology – nWell (1)
Cross Section of Physical Structure Mask (top view)

n-well mask

n-well
p-substrate
n-well

active mask

nitride
oxide

n-well
p-substrate
Active

National Central University EE613 VLSI Design 7


CMOS Process Technology – nWell (2)
Implant (Boron) Resist

channel stop mask


p-channel
stop

n-well
p-substrate
Channel stop

n-well
p-substrate

National Central University EE613 VLSI Design 8


CMOS Process Technology – nWell (3)
polysilicon mask

n-well
p-substrate
polysilicon

n+ mask

n+ n+
n-well
p-substrate
n+ mask

National Central University EE613 VLSI Design 9


CMOS Process Technology – nWell (4)
Light implant heavier implant

oxide
poly poly

n- n- n- n-
n+ n+
Shadow drain implant LDD structure

p+ mask

n+ n+ p+ p+
n-well
p-substrate
p+ mask

National Central University EE613 VLSI Design 10


CMOS Process Technology – nWell (5)
contact mask

n+ n+ p+ p+
n-well
p-substrate
contact mask

metal mask

n+ n+ p+ p+
n-well
p-substrate
metal mask

National Central University EE613 VLSI Design 11


CMOS Process Technology – Inverter (1)
in

out
Vdd Vss

in

out

Vdd Vss

National Central University EE613 VLSI Design 12


CMOS Process Technology – Inverter (2)

p+ p+ n+ n+

n-well

p-substrate

polysilicon metal gate oxide field oxide


contact cut

p+ p+ n+ n+

n-well
p-substrate

National Central University EE613 VLSI Design 13


Multi-Layer Metal

National Central University EE613 VLSI Design 14


Design Rules

• Interface between designer and process


engineer
• Guidelines for constructing process masks
• Unit dimension: minimum line width
− Scalable design rules: lambda parameter
∗ 1 lambda=half the minimum poly width
− Absolute dimensions: micron rules

National Central University EE613 VLSI Design 15


Intra-Layer Design Rules

Same Potential Different Potential

9 2
0
Well or Polysilicon
6
10 2
3 3
Active Metal1
Contact
or Via 2
3 Hole 3
2 2
Select

National Central University EE613 VLSI Design 16


Transistor Layout

Transistor
1

3 2

National Central University EE613 VLSI Design 17


Vias and Contacts
2
4
Via
1 1
5
Metal to
Metal to Poly Contact
1
Active Contact 3 2

2
2

National Central University EE613 VLSI Design 18


Select Layer
2
Select
3
2

1
3 3

2 5

Well
Substrate

National Central University EE613 VLSI Design 19


Design Rule Checker

National Central University EE613 VLSI Design 20


Guard Rings

Vdd

emitter
p+
p-plus
n-plus

n+
n-plus base
N-well collector
(substrate)

National Central University EE613 VLSI Design 21


Latchup
Vdd

p+ n+ n+ p+ p+ n+
NPN PNP
Rwell

Rsubstrate

2.0mA
Rwell

I ramp

Trigger point
Rsubstrate
I ramp

-0 0 1 2 3 4 Holding Voltage

National Central University EE613 VLSI Design 22


Latchup Prevention

• Latchup resistant CMOS process


− Reduce the sheet resistance of well and
substrate, or reduce the gain of parasitic
transistor
• Layout technique
− Place multiple well contacts to reduce well
resistance

National Central University EE613 VLSI Design 23

You might also like