PD Questions
PD Questions
7. * What is core and how u will decide w/h ratio for core?
12. * What are the steps involved in designing an optimal pad ring?
13. * What are the steps that you have done in the design flow?
16. * How much aspect ratio should be kept (or have you kept) and what is the
utilization?
18. * What if hot spot found in some area of block? How you tackle this?
19. * After adding stripes also if you have hot spot what to do?
23. * What is scan chain? What if scan chain not detached and reordered? Is it
compulsory?
24. * What is setup and hold? Why there are ? What if setup and hold violates?
25. * In a circuit, for reg to reg path ...Tclktoq is 50 ps, Tcombo 50ps, Tsetup 50ps,
tskew is 100ps. Then what is the maximum operating frequency?
36. * For an iteration we have 0.5ns of insertion delay and 0.1 skew and for other
iteration 0.29ns insertion delay and 0.25 skew for the same circuit then which one
you will select? Why?
38. * What parameters (or aspects) differentiate Chip Design & Block level design??
41. * Which is more complicated when u have a 48 MHz and 500 MHz clock design?
42. * Name few tools which you used for physical verification?
43. * What are the input files will you give for primetime correlation?
44. * What are the algorithms used while routing? Will it optimize wire length?
45. * How will you decide the Pin location in block level design?
46. * If the routing congestion exists between two macros, then what will you do?
49. * If lengthy metal layer is connected to diffusion and poly, then which one will
affect by antenna problem?
50. * If the full chip design is routed by 7 layer metal, why macros are designed
using 5LM instead of using 7LM?
51. * In your project what is die size, number of metal layers, technology, foundry,
number of clocks?
53. * What is each macro size and no. of standard cell count?
59. * How to calculate core ring width, macro ring width and strap or trunk width?
63. * If in your design 10000 and more numbers of problems come, then what you
will do?
64. * In which layer do you prefer for clock routing and why?
65. * If in your design has reset pin, then itll affect input pin or output pin or both?
66. * During power analysis, if you are facing IR drop problem, then how did u
avoid?
67. * Define antenna problem and how did u resolve these problem?
68. * How delays vary with different PVT conditions? Show the graph.
69. * Explain the flow of physical design and inputs and outputs for each step in
flow.
70. * What is cell delay and net delay?
71. * What are delay models and what is the difference between them?
74. * Why higher metal layers are preferred for Vdd and Vss?
75. * What is logic optimization and give some methods of logic optimization.
77. * How the width of metal and number of straps calculated for power and
ground?
89. * How slow and fast transition at inputs effect timing for gates?
99. * What is the difference between core filler cells and metal fillers?
101. * What is tie-high and tie-low cells and where it is used * What is signal
integrity? How it affects Timing?
107. * What is core and how u will decide w/h ratio for core?
112. * What are the steps involved in designing an optimal pad ring?
113. * What are the steps that you have done in the design flow?
116. * How much aspect ratio should be kept (or have you kept) and what is
the utilization?
118. * What if hot spot found in some area of block? How you tackle this?
119. * After adding stripes also if you have hot spot what to do?
123. * What is scan chain? What if scan chain not detached and reordered? Is
it compulsory?
124. * What is setup and hold? Why there are ? What if setup and hold
violates?
125. * In a circuit, for reg to reg path ...Tclktoq is 50 ps, Tcombo 50ps, Tsetup
50ps, tskew is 100ps. Then what is the maximum operating frequency?
136. * For an iteration we have 0.5ns of insertion delay and 0.1 skew and for
other iteration 0.29ns insertion delay and 0.25 skew for the same circuit then
which one you will select? Why?
138. * What parameters (or aspects) differentiate Chip Design & Block level
design??
142. * Name few tools which you used for physical verification?
143. * What are the input files will you give for primetime correlation?
144. * What are the algorithms used while routing? Will it optimize wire
length?
145. * How will you decide the Pin location in block level design?
146. * If the routing congestion exists between two macros, then what will you
do?
149. * If lengthy metal layer is connected to diffusion and poly, then which one
will affect by antenna problem?
150. * If the full chip design is routed by 7 layer metal, why macros are
designed using 5LM instead of using 7LM?
151. * In your project what is die size, number of metal layers, technology,
foundry, number of clocks?
153. * What is each macro size and no. of standard cell count?
159. * How to calculate core ring width, macro ring width and strap or trunk
width?
164. * In which layer do you prefer for clock routing and why?
165. * If in your design has reset pin, then itll affect input pin or output pin or
both?
166. * During power analysis, if you are facing IR drop problem, then how did
u avoid?
167. * Define antenna problem and how did u resolve these problem?
168. * How delays vary with different PVT conditions? Show the graph.
169. * Explain the flow of physical design and inputs and outputs for each step
in flow.
171. * What are delay models and what is the difference between them?
174. * Why higher metal layers are preferred for Vdd and Vss?
175. * What is logic optimization and give some methods of logic optimization.
177. * How the width of metal and number of straps calculated for power and
ground?
* How slow and fast transition at inputs effect timing for gates?
* What is antenna effect?
* What are DFM issues?
* What is .lib, LEF, DEF, .tf?
* What is the difference between synthesis and simulation?
* What is metal density, metal slotting rule?
* What is OPC, PSM?
* Why clock is not synthesized in DC?
* What are high-Vt and low-Vt cells?
* What corner cells contains?
* What is the difference between core filler cells and metal fillers?
* How to decide number of pads in chip level design?
* What is tie-high and tie-low cells and where it is used