LPDDR4 SDRAM Controller Core
LPDDR4 SDRAM Controller Core
Product Highlights
Block Diagram
sdram_lb
Bank
Management
Bank
Management
l_addr
l_b_size
l_auto_pch
l_r_req
l_w_req
l_busy
MultiBurst
(optional)
Queue
Control
l_d_req
l_r_valid
Supports LPDDR4 Data Bus Inversion (DBI) and Data Mask (DM)
Supports self-refresh, partial array self-refresh, power-down, and
deep power down modes
DFI Compatible
DDR PHY
l_datain
l_dm_in
l_dataout
Config Ports
Status Ports
sdram_csr (optional)
APB
I2C
Product Overview
Northwest Logics Low Power Double Data Rate 4 (LPDDR4)
SDRAM Controller Core is designed for use in applications requiring high memory throughput, high clock rates and full programmability.
The core accepts commands using a simple local interface and
translates them to the command sequences required by
LPDDR4 SDRAM devices. The core also performs all initialization, refresh and power-down functions.
The core uses bank management modules to monitor the status
of each SDRAM bank. Banks are only opened or closed when
necessary, minimizing access delays.
The core queues up multiple commands in the command
queue. This enables optimal bandwidth utilization for both
short transfers to highly random address locations as well as
longer transfers to contiguous address space. The command
queue is also used to opportunistically perform look-ahead
activates, precharges and auto-precharges further improving
overall throughput.
13