MINOR2 Dfinalocx
MINOR2 Dfinalocx
S.No.
Topic
Page
1.
Acknowledgement
2.
Introduction
3.
180 nm Technology
4.
5.
Proposed Circuit
13
6.
Simulation Results
25
7.
Conclusion
31
8.
Future Work
32
9.
Bibliography
33
1 | Page
ACKNOWLEDGEMENT
It gives me immense pleasure to express my deepest sense of gratitude and sincere
thanks to my highly respected and esteemed guide Mrs. N Jayanthi, Dept. of
Electronics and Communication Engineering, Delhi Technological University, for her
valuable guidance, encouragement and help for completing this work. Without her
valuable support this project would not have been complete on time.
I also wish to express my gratitutes to Dr. S Indu, Dept. of Electronics and
Communication Engineering, Delhi Technological University for her kind hearted
support and guidance throught the project.
2 | Page
INTRODUCTION
The pipelined analog-to-digital converter (ADC) has become the most popular ADC
architecture for sampling rates from a few megasamples per second (Msps) up to
100Msps+. Pipelined converters, like successive-approximation and algorithmic
converters, perform an iterative search for a digital code that accurately reflects the
analog input signal. However, rather than perform the iterations with a single analog
circuit, pipelined converters have a separate analog stage dedicated to performing each
iteration. All of the analog stages operate on every clock cycle, each operating on a
different input sample. Since iterations are performed simultaneously, the pipelined
converter operates -times faster than algorithmic converters and is capable of
outputting one conversion on every clock cycle. Therefore, pipelined converters are
generally applied when higher speed is desired than is achievable with algorithmic
converters. Although input samples are being processed in parallel, clock cycles are
required for each input sample to proceed through the entire pipeline. Hence, there is a
latency of clock cycles through pipelined converters, just as in algorithmic and
successive approximation converters.
Resolutions range from eight bits at the faster sample rates up to 16 bits at the lower
rates. These resolutions and sampling rates cover a wide range of applications,
including CCD imaging, ultrasonic medical imaging, digital receivers, base stations,
digital video (for example, HDTV), xDSL, cable modems, and fast Ethernet.
Applications with lower sampling rates are still the domain of the successive
approximation register (SAR) and integrating architectures, and more recently,
oversampling/sigma-delta ADCs. The highest sampling rates (a few hundred Msps or
higher) are still obtained using flash ADCs. Nonetheless, pipelined ADCs of various
forms have improved greatly in speed, resolution, dynamic performance, and low
power in recent years.
3 | Page
4 | Page
180 nm TECHNOLOGY
The 180 nanometer (180 nm) process refers to the level of semiconductor process
technology that was reached in the 1999-2000 timeframe by most leading
semiconductor companies, like Intel, Texas Instruments, IBM, and TSMC.
The origin of the 180 nm value is historical, as it reflects a trend of 70% scaling every
23 years. The naming is formally determined by the International Technology
Roadmap for Semiconductors (ITRS).
Some
of
the
first CPUs manufactured
with
this
process
include Intel Coppermine family of Pentium III processors. This was the first
technology using a gate length shorter than that of light used for lithography (which
has a minimum of 193 nm).
Some more recent microprocessors and microcontrollers (e.g. PIC) are using this
technology because it is typically low cost and does not require upgrading of existing
equipment.
5 | Page
Step2: Oxidation
The oxidation process is done by using high-purity oxygen and hydrogen, which are
exposed in an oxidation furnace approximately at 1000 degree centigrade.
Step3: Photoresist
A light-sensitive polymer that softens whenever exposed to light is called as
Photoresist layer. It is formed.
Step4: Masking
The photoresist is exposed to UV rays through the N-well mask
7 | Page
A part of the photoresist layer is removed by treating the wafer with the basic or acidic
solution.
8 | Page
Step11: Removing the layer barring a small area for the Gates
Except the two small regions required for forming the Gates of NMOS and PMOS, the
remaining layer is stripped off.
9 | Page
The n-type (n+) dopants are diffused or ion implanted, and the three n+ are formed for
the formation of the terminals of NMOS.
Step15: P-diffusion
Similar to the above N-diffusion process, the P-diffusion regions are diffused to form
the terminals of the PMOS.
Step17: Metallization
Aluminum is sputtered on the whole wafer.
10 | P a g e
Step19: Terminals
The terminals of the PMOS and NMOS are made from respective gaps.
Step20: Assigning the names of the terminals of the NMOS and PMOS
11 | P a g e
In this process, separate optimization of the n-type and p-type transistors will be
provided. The independent optimization of Vt, body effect and gain of the P-devices,
N-devices can be made possible with this process.
Different steps of the fabrication of the CMOS using the twin-tub process are as
follows:
Lightly doped n+ or p+ substrate is taken and, to protect the latch up, epitaxial layer is
used.
The high-purity controlled thickness of the layers of silicon are grown with exact
dopant concentrations.
The dopant and its concentration in Silicon are used to determine electrical properties.
12 | P a g e
13 | P a g e
CMOS INVERTER
The below CMOS inverter circuit is the simplest CMOS logic gate which can be used
as a light switch. If the input voltage is low (0V), then the transistor (P-type) T1
conducts (switch closed) while the transistor T2 doesnt conduct (switch open).
Hence, the output of the circuit will be equal to the supply voltage (5V).
CMOS Inverter
Similarly, if the input voltage is high (5V), then the transistor (N-type) T2 conducts
(switch close) while the transistor T1 doesnt conduct (switch open). Hence, the
output of the circuit will be low (0V).
CMOS is also sometimes referred to as complementary-symmetry metaloxide
semiconductor. The words "complementary-symmetry" refer to the fact that the
typical digital design style with CMOS uses complementary and symmetrical pairs of
14 | P a g e
p-type and n-type metal oxide semiconductor field effect transistors (MOSFETs) for
logic functions. Two important characteristics of CMOS devices are high noise
immunity and low static power consumption. Significant power is only drawn while
the transistors in the CMOS device are switching between on and off states.
Consequently, CMOS devices do not produce as much waste heat as other forms of
logic, for example transistor-transistor logic (TTL) or NMOS logic, which uses all nchannel devices without p-channel devices.
15 | P a g e
For the positive latch, when CLK is high, the latch is in the transparent mode and
corresponds to two cascaded inverters; the latch is non-inverting, and propagates the
input to the output. On the other hand, when CLK = 0, both inverters are disabled, and
the latch is in hold-mode. Only the pull-up networks are still active, while the pulldown circuits are deactivated. As a result of the dual-stage approach, no signal can
ever propagate from the input of the latch to the output in this mode. A register can be
constructed by cascading positive and negative latches.
This latch is used in the implementation of Pipelining.
16 | P a g e
COMPARATOR
In electronics,
a comparator is
a
device
that
compares
two voltages or currents and outputs a digital signal indicating which is
larger. It has two analog input terminals V+ and V_ and one binary digital
output Vo. The output is ideally
Comparator
17 | P a g e
ENCODER
A Digital Encoder, more commonly called a Binary Encoder takes ALL its data
inputs one at a time and then converts them into a single encoded output. So we can
say that a binary encoder, is a multi-input combinational logic circuit that converts the
logic level 1 data at its inputs into an equivalent binary code at its output.
The Priority Encoders output corresponds to the currently active input which has the
highest priority. So when an input with a higher priority is present, all other inputs
with a lower priority will be ignored.
18 | P a g e
Y0 = D3 + D2D1
Y1 = D3 + D2
V = D3 + D2 + D1 + D0
19 | P a g e
20 | P a g e
21 | P a g e
22 | P a g e
PIPELINED ADC
The pipelined analog-to-digital converter (ADC) has become the most popular ADC
architecture for sampling rates from a few megasamples per second (Msps) up to
100Msps+. Resolutions range from eight bits at the faster sample rates up to 16 bits at
the lower rates. These resolutions and sampling rates cover a wide range of
applications, including CCD imaging, ultrasonic medical imaging, digital receivers,
base stations, digital video (for example, HDTV), xDSL, cable modems, and fast
Ethernet.
23 | P a g e
24 | P a g e
SIMULATION RESULTS
The above circuit has been implemented on SPICE to test its functionality. We begin
by simulating the CMOS inverter and achieve the voltage transfer characteristics of
output voltage against input voltage followed by the rise and fall time for the inverter.
The rise time has been calculated as 0.426 us and fall time is 0.618 us. The threshold
voltage is 2.65V.
5.0V
2.5V
0V
0V
1.0V
V(not_1:OUT)
2.0V
3.0V
4.0V
5.0V
V_V1
5.0V
2.5V
0V
0s
V(V1:+)
10us
V(not_1:OUT)
20us
30us
Time
CMOS Inverter
Characteristic
Value
Rise Time
0.426 us
Fall Time
0.618 us
Threshold Voltage
2.65V
VIH
2.5V
VIL
2.77 V
25 | P a g e
40us
VOH
5V
VOL
0V
NMH
2.23V
NML
2.5V
The next is the simulation for the comparator where we have the plot for the input and
output voltage achieved has been represented. One of the inputs is as shown the other
terminal of input has been fixed at a constant voltage of 2.5V.
5.0V
2.5V
0V
0V
V(V2:+)
1.0V
2.0V
3.0V
4.0V
5.0V
3.0V
4.0V
5.0V
V_V2
5.0V
2.5V
0V
0V
1.0V
V(comp_1:OUT)
26 | P a g e
2.0V
V_V2
Comparator
The below are the simulations for the three stage pipelined ADC followed by two
tables depicting the ADC and DAC conversions.
27 | P a g e
28 | P a g e
Voltage Level
Output
5V-3.75V
11
3.75V-2.5V
10
2.5V-1.25V
01
1.25V-0V
00
Analog to Digital Converter
Digital Input
Output
00
0V
01
1.25V
10
2.5V
11
3.75V
Analog to Digital Converter
29 | P a g e
CONCLUSION
The above presented pipelined ADC can be extended by using pipelining to greater
number of bits without affecting the accuracy or precision as each next stage is
independent of the previous stage. Instead of using standalone Flash ADC we have
used two step converters with pipelining. Two-step converters require less silicon area,
dissipate less power, have less capacitive loading, and the voltages the comparators
need to resolve are less stringent than for flash equivalents. The throughput of twostep converters approaches that of flash converters, although they do have a larger
latency. The design is top down resulting in greater control and manageability in the
design process. We have used the TSPC latch for pipelining that allows the use of a
single phase clock as well as evaluation on both the positive as well as negative level
of the clock. The above design has been implemented and verified using spice
simulations.
30 | P a g e
Future Work
1. The positive results has allowed us to think about a comparative analysis
with other dynamic circuits.
2. We are also in the initial stages of developing a speech signal compression
algorithm and are considering of using this implementation for the initial
anolog to digital conversion.
3. There is also an initiative towards implementing this design in combination
with a digital error correction circuit to implement greater accuracy and
precision to the design.
4. We are also working on CADENCE tools for implementing the mask layout
of the proposed circuit for which we are driven towards optimising the
internal blocks of deign with fewer number of transistors.
31 | P a g e
References
32 | P a g e