RF PCB Design
RF PCB Design
To overcome this problem with 2-layer designs, try and keep RF circuit traces as short as possible (wavelength< l/30) or for longer traces taper the trace so that the apart from the connection to any multi-footprint component, the trace appears as close to 50ohm as possible
Minimize current loops on PCB layouts by decoupling as close to the port being decoupled to ground as possible. Try and avoid capacitive coupling by ensuring that each circuit block or port has its own decoupling capacitor. Ensure that each decoupling capacitor has its own via connection to ground. As a rule of thumb, components should not share vias. By minimizing current loops and through careful and considered decoupling it is possible to avoid noise from the noisy circuit blocks, such as the digital blocks, PLL frequency synthesizer and reference oscillator circuit being coupled into highly sensitive circuit blocks such as the LNA and VCO.
Load
VEE
Decoupling Capacitor Must be a short at signal frequency
Decoupling caps
10000 pF = 0.01 uF
S11 = reflected/incident power ratio when grounded S21 = ratio of power passed to 50 ohm load
Thermal Pad
The multiple vias ensure that the total parasitic inductance associated with the vias is minimized by several parallel connections. In addition, distributed vias ensure an even thermal distribution.
OK
45 deg
1/10th wavelength
BAD
1/10th wavelength
Loss
Skin Effect
Loss tangent
Shielding