LLVM 23.0.0git
AMDGPUBaseInfo.cpp
Go to the documentation of this file.
1//===- AMDGPUBaseInfo.cpp - AMDGPU Base encoding information --------------===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8
9#include "AMDGPUBaseInfo.h"
10#include "AMDGPU.h"
11#include "AMDGPUAsmUtils.h"
12#include "AMDKernelCodeT.h"
17#include "llvm/IR/Attributes.h"
18#include "llvm/IR/Constants.h"
19#include "llvm/IR/Function.h"
20#include "llvm/IR/GlobalValue.h"
21#include "llvm/IR/IntrinsicsAMDGPU.h"
22#include "llvm/IR/IntrinsicsR600.h"
23#include "llvm/IR/LLVMContext.h"
24#include "llvm/IR/Metadata.h"
25#include "llvm/MC/MCInstrInfo.h"
30#include <optional>
31
32#define GET_INSTRINFO_NAMED_OPS
33#define GET_INSTRMAP_INFO
34#include "AMDGPUGenInstrInfo.inc"
35
37 "amdhsa-code-object-version", llvm::cl::Hidden,
39 llvm::cl::desc("Set default AMDHSA Code Object Version (module flag "
40 "or asm directive still take priority if present)"));
41
42namespace {
43
44/// \returns Bit mask for given bit \p Shift and bit \p Width.
45unsigned getBitMask(unsigned Shift, unsigned Width) {
46 return ((1 << Width) - 1) << Shift;
47}
48
49/// Packs \p Src into \p Dst for given bit \p Shift and bit \p Width.
50///
51/// \returns Packed \p Dst.
52unsigned packBits(unsigned Src, unsigned Dst, unsigned Shift, unsigned Width) {
53 unsigned Mask = getBitMask(Shift, Width);
54 return ((Src << Shift) & Mask) | (Dst & ~Mask);
55}
56
57/// Unpacks bits from \p Src for given bit \p Shift and bit \p Width.
58///
59/// \returns Unpacked bits.
60unsigned unpackBits(unsigned Src, unsigned Shift, unsigned Width) {
61 return (Src & getBitMask(Shift, Width)) >> Shift;
62}
63
64/// \returns Vmcnt bit shift (lower bits).
65unsigned getVmcntBitShiftLo(unsigned VersionMajor) {
66 return VersionMajor >= 11 ? 10 : 0;
67}
68
69/// \returns Vmcnt bit width (lower bits).
70unsigned getVmcntBitWidthLo(unsigned VersionMajor) {
71 return VersionMajor >= 11 ? 6 : 4;
72}
73
74/// \returns Expcnt bit shift.
75unsigned getExpcntBitShift(unsigned VersionMajor) {
76 return VersionMajor >= 11 ? 0 : 4;
77}
78
79/// \returns Expcnt bit width.
80unsigned getExpcntBitWidth(unsigned VersionMajor) { return 3; }
81
82/// \returns Lgkmcnt bit shift.
83unsigned getLgkmcntBitShift(unsigned VersionMajor) {
84 return VersionMajor >= 11 ? 4 : 8;
85}
86
87/// \returns Lgkmcnt bit width.
88unsigned getLgkmcntBitWidth(unsigned VersionMajor) {
89 return VersionMajor >= 10 ? 6 : 4;
90}
91
92/// \returns Vmcnt bit shift (higher bits).
93unsigned getVmcntBitShiftHi(unsigned VersionMajor) { return 14; }
94
95/// \returns Vmcnt bit width (higher bits).
96unsigned getVmcntBitWidthHi(unsigned VersionMajor) {
97 return (VersionMajor == 9 || VersionMajor == 10) ? 2 : 0;
98}
99
100/// \returns Loadcnt bit width
101unsigned getLoadcntBitWidth(unsigned VersionMajor) {
102 return VersionMajor >= 12 ? 6 : 0;
103}
104
105/// \returns Samplecnt bit width.
106unsigned getSamplecntBitWidth(unsigned VersionMajor) {
107 return VersionMajor >= 12 ? 6 : 0;
108}
109
110/// \returns Bvhcnt bit width.
111unsigned getBvhcntBitWidth(unsigned VersionMajor) {
112 return VersionMajor >= 12 ? 3 : 0;
113}
114
115/// \returns Dscnt bit width.
116unsigned getDscntBitWidth(unsigned VersionMajor) {
117 return VersionMajor >= 12 ? 6 : 0;
118}
119
120/// \returns Dscnt bit shift in combined S_WAIT instructions.
121unsigned getDscntBitShift(unsigned VersionMajor) { return 0; }
122
123/// \returns Storecnt or Vscnt bit width, depending on VersionMajor.
124unsigned getStorecntBitWidth(unsigned VersionMajor) {
125 return VersionMajor >= 10 ? 6 : 0;
126}
127
128/// \returns Kmcnt bit width.
129unsigned getKmcntBitWidth(unsigned VersionMajor) {
130 return VersionMajor >= 12 ? 5 : 0;
131}
132
133/// \returns Xcnt bit width.
134unsigned getXcntBitWidth(unsigned VersionMajor, unsigned VersionMinor) {
135 return VersionMajor == 12 && VersionMinor == 5 ? 6 : 0;
136}
137
138/// \returns shift for Loadcnt/Storecnt in combined S_WAIT instructions.
139unsigned getLoadcntStorecntBitShift(unsigned VersionMajor) {
140 return VersionMajor >= 12 ? 8 : 0;
141}
142
143/// \returns VaSdst bit width
144inline unsigned getVaSdstBitWidth() { return 3; }
145
146/// \returns VaSdst bit shift
147inline unsigned getVaSdstBitShift() { return 9; }
148
149/// \returns VmVsrc bit width
150inline unsigned getVmVsrcBitWidth() { return 3; }
151
152/// \returns VmVsrc bit shift
153inline unsigned getVmVsrcBitShift() { return 2; }
154
155/// \returns VaVdst bit width
156inline unsigned getVaVdstBitWidth() { return 4; }
157
158/// \returns VaVdst bit shift
159inline unsigned getVaVdstBitShift() { return 12; }
160
161/// \returns VaVcc bit width
162inline unsigned getVaVccBitWidth() { return 1; }
163
164/// \returns VaVcc bit shift
165inline unsigned getVaVccBitShift() { return 1; }
166
167/// \returns SaSdst bit width
168inline unsigned getSaSdstBitWidth() { return 1; }
169
170/// \returns SaSdst bit shift
171inline unsigned getSaSdstBitShift() { return 0; }
172
173/// \returns VaSsrc width
174inline unsigned getVaSsrcBitWidth() { return 1; }
175
176/// \returns VaSsrc bit shift
177inline unsigned getVaSsrcBitShift() { return 8; }
178
179/// \returns HoldCnt bit shift
180inline unsigned getHoldCntWidth(unsigned VersionMajor, unsigned VersionMinor) {
181 static constexpr const unsigned MinMajor = 10;
182 static constexpr const unsigned MinMinor = 3;
183 return std::tie(VersionMajor, VersionMinor) >= std::tie(MinMajor, MinMinor)
184 ? 1
185 : 0;
186}
187
188/// \returns HoldCnt bit shift
189inline unsigned getHoldCntBitShift() { return 7; }
190
191} // end anonymous namespace
192
193namespace llvm {
194
195namespace AMDGPU {
196
200
201/// \returns true if the target supports signed immediate offset for SMRD
202/// instructions.
204 return isGFX9Plus(ST);
205}
206
207/// \returns True if \p STI is AMDHSA.
208bool isHsaAbi(const MCSubtargetInfo &STI) {
209 return STI.getTargetTriple().getOS() == Triple::AMDHSA;
210}
211
214 M.getModuleFlag("amdhsa_code_object_version"))) {
215 return (unsigned)Ver->getZExtValue() / 100;
216 }
217
219}
220
224
225unsigned getAMDHSACodeObjectVersion(unsigned ABIVersion) {
226 switch (ABIVersion) {
228 return 4;
230 return 5;
232 return 6;
233 default:
235 }
236}
237
238uint8_t getELFABIVersion(const Triple &T, unsigned CodeObjectVersion) {
239 if (T.getOS() != Triple::AMDHSA)
240 return 0;
241
242 switch (CodeObjectVersion) {
243 case 4:
245 case 5:
247 case 6:
249 default:
250 report_fatal_error("Unsupported AMDHSA Code Object Version " +
251 Twine(CodeObjectVersion));
252 }
253}
254
255unsigned getMultigridSyncArgImplicitArgPosition(unsigned CodeObjectVersion) {
256 switch (CodeObjectVersion) {
257 case AMDHSA_COV4:
258 return 48;
259 case AMDHSA_COV5:
260 case AMDHSA_COV6:
261 default:
263 }
264}
265
266// FIXME: All such magic numbers about the ABI should be in a
267// central TD file.
268unsigned getHostcallImplicitArgPosition(unsigned CodeObjectVersion) {
269 switch (CodeObjectVersion) {
270 case AMDHSA_COV4:
271 return 24;
272 case AMDHSA_COV5:
273 case AMDHSA_COV6:
274 default:
276 }
277}
278
279unsigned getDefaultQueueImplicitArgPosition(unsigned CodeObjectVersion) {
280 switch (CodeObjectVersion) {
281 case AMDHSA_COV4:
282 return 32;
283 case AMDHSA_COV5:
284 case AMDHSA_COV6:
285 default:
287 }
288}
289
290unsigned getCompletionActionImplicitArgPosition(unsigned CodeObjectVersion) {
291 switch (CodeObjectVersion) {
292 case AMDHSA_COV4:
293 return 40;
294 case AMDHSA_COV5:
295 case AMDHSA_COV6:
296 default:
298 }
299}
300
301#define GET_MIMGBaseOpcodesTable_IMPL
302#define GET_MIMGDimInfoTable_IMPL
303#define GET_MIMGInfoTable_IMPL
304#define GET_MIMGLZMappingTable_IMPL
305#define GET_MIMGMIPMappingTable_IMPL
306#define GET_MIMGBiasMappingTable_IMPL
307#define GET_MIMGOffsetMappingTable_IMPL
308#define GET_MIMGG16MappingTable_IMPL
309#define GET_MAIInstInfoTable_IMPL
310#define GET_WMMAInstInfoTable_IMPL
311#include "AMDGPUGenSearchableTables.inc"
312
313int getMIMGOpcode(unsigned BaseOpcode, unsigned MIMGEncoding,
314 unsigned VDataDwords, unsigned VAddrDwords) {
315 const MIMGInfo *Info =
316 getMIMGOpcodeHelper(BaseOpcode, MIMGEncoding, VDataDwords, VAddrDwords);
317 return Info ? Info->Opcode : -1;
318}
319
321 const MIMGInfo *Info = getMIMGInfo(Opc);
322 return Info ? getMIMGBaseOpcodeInfo(Info->BaseOpcode) : nullptr;
323}
324
325int getMaskedMIMGOp(unsigned Opc, unsigned NewChannels) {
326 const MIMGInfo *OrigInfo = getMIMGInfo(Opc);
327 const MIMGInfo *NewInfo =
328 getMIMGOpcodeHelper(OrigInfo->BaseOpcode, OrigInfo->MIMGEncoding,
329 NewChannels, OrigInfo->VAddrDwords);
330 return NewInfo ? NewInfo->Opcode : -1;
331}
332
333unsigned getAddrSizeMIMGOp(const MIMGBaseOpcodeInfo *BaseOpcode,
334 const MIMGDimInfo *Dim, bool IsA16,
335 bool IsG16Supported) {
336 unsigned AddrWords = BaseOpcode->NumExtraArgs;
337 unsigned AddrComponents = (BaseOpcode->Coordinates ? Dim->NumCoords : 0) +
338 (BaseOpcode->LodOrClampOrMip ? 1 : 0);
339 if (IsA16)
340 AddrWords += divideCeil(AddrComponents, 2);
341 else
342 AddrWords += AddrComponents;
343
344 // Note: For subtargets that support A16 but not G16, enabling A16 also
345 // enables 16 bit gradients.
346 // For subtargets that support A16 (operand) and G16 (done with a different
347 // instruction encoding), they are independent.
348
349 if (BaseOpcode->Gradients) {
350 if ((IsA16 && !IsG16Supported) || BaseOpcode->G16)
351 // There are two gradients per coordinate, we pack them separately.
352 // For the 3d case,
353 // we get (dy/du, dx/du) (-, dz/du) (dy/dv, dx/dv) (-, dz/dv)
354 AddrWords += alignTo<2>(Dim->NumGradients / 2);
355 else
356 AddrWords += Dim->NumGradients;
357 }
358 return AddrWords;
359}
360
371
380
385
390
394
398
402
409
417
422
423#define GET_FP4FP8DstByteSelTable_DECL
424#define GET_FP4FP8DstByteSelTable_IMPL
425
430
436
437#define GET_DPMACCInstructionTable_DECL
438#define GET_DPMACCInstructionTable_IMPL
439#define GET_MTBUFInfoTable_DECL
440#define GET_MTBUFInfoTable_IMPL
441#define GET_MUBUFInfoTable_DECL
442#define GET_MUBUFInfoTable_IMPL
443#define GET_SMInfoTable_DECL
444#define GET_SMInfoTable_IMPL
445#define GET_VOP1InfoTable_DECL
446#define GET_VOP1InfoTable_IMPL
447#define GET_VOP2InfoTable_DECL
448#define GET_VOP2InfoTable_IMPL
449#define GET_VOP3InfoTable_DECL
450#define GET_VOP3InfoTable_IMPL
451#define GET_VOPC64DPPTable_DECL
452#define GET_VOPC64DPPTable_IMPL
453#define GET_VOPC64DPP8Table_DECL
454#define GET_VOPC64DPP8Table_IMPL
455#define GET_VOPCAsmOnlyInfoTable_DECL
456#define GET_VOPCAsmOnlyInfoTable_IMPL
457#define GET_VOP3CAsmOnlyInfoTable_DECL
458#define GET_VOP3CAsmOnlyInfoTable_IMPL
459#define GET_VOPDComponentTable_DECL
460#define GET_VOPDComponentTable_IMPL
461#define GET_VOPDPairs_DECL
462#define GET_VOPDPairs_IMPL
463#define GET_VOPTrue16Table_DECL
464#define GET_VOPTrue16Table_IMPL
465#define GET_True16D16Table_IMPL
466#define GET_WMMAOpcode2AddrMappingTable_DECL
467#define GET_WMMAOpcode2AddrMappingTable_IMPL
468#define GET_WMMAOpcode3AddrMappingTable_DECL
469#define GET_WMMAOpcode3AddrMappingTable_IMPL
470#define GET_getMFMA_F8F6F4_WithSize_DECL
471#define GET_getMFMA_F8F6F4_WithSize_IMPL
472#define GET_isMFMA_F8F6F4Table_IMPL
473#define GET_isCvtScaleF32_F32F16ToF8F4Table_IMPL
474
475#include "AMDGPUGenSearchableTables.inc"
476
477int getMTBUFBaseOpcode(unsigned Opc) {
478 const MTBUFInfo *Info = getMTBUFInfoFromOpcode(Opc);
479 return Info ? Info->BaseOpcode : -1;
480}
481
482int getMTBUFOpcode(unsigned BaseOpc, unsigned Elements) {
483 const MTBUFInfo *Info =
484 getMTBUFInfoFromBaseOpcodeAndElements(BaseOpc, Elements);
485 return Info ? Info->Opcode : -1;
486}
487
488int getMTBUFElements(unsigned Opc) {
489 const MTBUFInfo *Info = getMTBUFOpcodeHelper(Opc);
490 return Info ? Info->elements : 0;
491}
492
493bool getMTBUFHasVAddr(unsigned Opc) {
494 const MTBUFInfo *Info = getMTBUFOpcodeHelper(Opc);
495 return Info && Info->has_vaddr;
496}
497
498bool getMTBUFHasSrsrc(unsigned Opc) {
499 const MTBUFInfo *Info = getMTBUFOpcodeHelper(Opc);
500 return Info && Info->has_srsrc;
501}
502
503bool getMTBUFHasSoffset(unsigned Opc) {
504 const MTBUFInfo *Info = getMTBUFOpcodeHelper(Opc);
505 return Info && Info->has_soffset;
506}
507
508int getMUBUFBaseOpcode(unsigned Opc) {
509 const MUBUFInfo *Info = getMUBUFInfoFromOpcode(Opc);
510 return Info ? Info->BaseOpcode : -1;
511}
512
513int getMUBUFOpcode(unsigned BaseOpc, unsigned Elements) {
514 const MUBUFInfo *Info =
515 getMUBUFInfoFromBaseOpcodeAndElements(BaseOpc, Elements);
516 return Info ? Info->Opcode : -1;
517}
518
519int getMUBUFElements(unsigned Opc) {
520 const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
521 return Info ? Info->elements : 0;
522}
523
524bool getMUBUFHasVAddr(unsigned Opc) {
525 const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
526 return Info && Info->has_vaddr;
527}
528
529bool getMUBUFHasSrsrc(unsigned Opc) {
530 const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
531 return Info && Info->has_srsrc;
532}
533
534bool getMUBUFHasSoffset(unsigned Opc) {
535 const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
536 return Info && Info->has_soffset;
537}
538
539bool getMUBUFIsBufferInv(unsigned Opc) {
540 const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
541 return Info && Info->IsBufferInv;
542}
543
544bool getMUBUFTfe(unsigned Opc) {
545 const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
546 return Info && Info->tfe;
547}
548
549bool getSMEMIsBuffer(unsigned Opc) {
550 const SMInfo *Info = getSMEMOpcodeHelper(Opc);
551 return Info && Info->IsBuffer;
552}
553
554bool getVOP1IsSingle(unsigned Opc) {
555 const VOPInfo *Info = getVOP1OpcodeHelper(Opc);
556 return !Info || Info->IsSingle;
557}
558
559bool getVOP2IsSingle(unsigned Opc) {
560 const VOPInfo *Info = getVOP2OpcodeHelper(Opc);
561 return !Info || Info->IsSingle;
562}
563
564bool getVOP3IsSingle(unsigned Opc) {
565 const VOPInfo *Info = getVOP3OpcodeHelper(Opc);
566 return !Info || Info->IsSingle;
567}
568
569bool isVOPC64DPP(unsigned Opc) {
570 return isVOPC64DPPOpcodeHelper(Opc) || isVOPC64DPP8OpcodeHelper(Opc);
571}
572
573bool isVOPCAsmOnly(unsigned Opc) { return isVOPCAsmOnlyOpcodeHelper(Opc); }
574
575bool getMAIIsDGEMM(unsigned Opc) {
576 const MAIInstInfo *Info = getMAIInstInfoHelper(Opc);
577 return Info && Info->is_dgemm;
578}
579
580bool getMAIIsGFX940XDL(unsigned Opc) {
581 const MAIInstInfo *Info = getMAIInstInfoHelper(Opc);
582 return Info && Info->is_gfx940_xdl;
583}
584
585bool getWMMAIsXDL(unsigned Opc) {
586 const WMMAInstInfo *Info = getWMMAInstInfoHelper(Opc);
587 return Info ? Info->is_wmma_xdl : false;
588}
589
591 switch (EncodingVal) {
594 return 6;
596 return 4;
599 default:
600 return 8;
601 }
602
603 llvm_unreachable("covered switch over mfma scale formats");
604}
605
607 unsigned BLGP,
608 unsigned F8F8Opcode) {
609 uint8_t SrcANumRegs = mfmaScaleF8F6F4FormatToNumRegs(CBSZ);
610 uint8_t SrcBNumRegs = mfmaScaleF8F6F4FormatToNumRegs(BLGP);
611 return getMFMA_F8F6F4_InstWithNumRegs(SrcANumRegs, SrcBNumRegs, F8F8Opcode);
612}
613
615 switch (Fmt) {
618 return 16;
621 return 12;
623 return 8;
624 }
625
626 llvm_unreachable("covered switch over wmma scale formats");
627}
628
630 unsigned FmtB,
631 unsigned F8F8Opcode) {
632 uint8_t SrcANumRegs = wmmaScaleF8F6F4FormatToNumRegs(FmtA);
633 uint8_t SrcBNumRegs = wmmaScaleF8F6F4FormatToNumRegs(FmtB);
634 return getMFMA_F8F6F4_InstWithNumRegs(SrcANumRegs, SrcBNumRegs, F8F8Opcode);
635}
636
638 if (ST.hasFeature(AMDGPU::FeatureGFX13Insts))
640 if (ST.hasFeature(AMDGPU::FeatureGFX1250Insts))
642 if (ST.hasFeature(AMDGPU::FeatureGFX12Insts))
644 if (ST.hasFeature(AMDGPU::FeatureGFX11Insts))
646 llvm_unreachable("Subtarget generation does not support VOPD!");
647}
648
649CanBeVOPD getCanBeVOPD(unsigned Opc, unsigned EncodingFamily, bool VOPD3) {
650 bool IsConvertibleToBitOp = VOPD3 ? getBitOp2(Opc) : 0;
651 Opc = IsConvertibleToBitOp ? (unsigned)AMDGPU::V_BITOP3_B32_e64 : Opc;
652 const VOPDComponentInfo *Info = getVOPDComponentHelper(Opc);
653 if (Info) {
654 // Check that Opc can be used as VOPDY for this encoding. V_MOV_B32 as a
655 // VOPDX is just a placeholder here, it is supported on all encodings.
656 // TODO: This can be optimized by creating tables of supported VOPDY
657 // opcodes per encoding.
658 unsigned VOPDMov = AMDGPU::getVOPDOpcode(AMDGPU::V_MOV_B32_e32, VOPD3);
659 bool CanBeVOPDX;
660 if (VOPD3) {
661 CanBeVOPDX = getVOPDFull(AMDGPU::getVOPDOpcode(Opc, VOPD3), VOPDMov,
662 EncodingFamily, VOPD3) != -1;
663 } else {
664 // The list of VOPDX opcodes is currently the same in all encoding
665 // families, so we do not need a family-specific check.
666 CanBeVOPDX = Info->CanBeVOPDX;
667 }
668 bool CanBeVOPDY = getVOPDFull(VOPDMov, AMDGPU::getVOPDOpcode(Opc, VOPD3),
669 EncodingFamily, VOPD3) != -1;
670 return {CanBeVOPDX, CanBeVOPDY};
671 }
672
673 return {false, false};
674}
675
676unsigned getVOPDOpcode(unsigned Opc, bool VOPD3) {
677 bool IsConvertibleToBitOp = VOPD3 ? getBitOp2(Opc) : 0;
678 Opc = IsConvertibleToBitOp ? (unsigned)AMDGPU::V_BITOP3_B32_e64 : Opc;
679 const VOPDComponentInfo *Info = getVOPDComponentHelper(Opc);
680 return Info ? Info->VOPDOp : ~0u;
681}
682
683bool isVOPD(unsigned Opc) {
684 return AMDGPU::hasNamedOperand(Opc, AMDGPU::OpName::src0X);
685}
686
687bool isMAC(unsigned Opc) {
688 return Opc == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 ||
689 Opc == AMDGPU::V_MAC_F32_e64_gfx10 ||
690 Opc == AMDGPU::V_MAC_F32_e64_vi ||
691 Opc == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 ||
692 Opc == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 ||
693 Opc == AMDGPU::V_MAC_F16_e64_vi ||
694 Opc == AMDGPU::V_FMAC_F64_e64_gfx90a ||
695 Opc == AMDGPU::V_FMAC_F64_e64_gfx12 ||
696 Opc == AMDGPU::V_FMAC_F64_e64_gfx13 ||
697 Opc == AMDGPU::V_FMAC_F32_e64_gfx10 ||
698 Opc == AMDGPU::V_FMAC_F32_e64_gfx11 ||
699 Opc == AMDGPU::V_FMAC_F32_e64_gfx12 ||
700 Opc == AMDGPU::V_FMAC_F32_e64_gfx13 ||
701 Opc == AMDGPU::V_FMAC_F32_e64_vi ||
702 Opc == AMDGPU::V_FMAC_LEGACY_F32_e64_gfx10 ||
703 Opc == AMDGPU::V_FMAC_DX9_ZERO_F32_e64_gfx11 ||
704 Opc == AMDGPU::V_FMAC_F16_e64_gfx10 ||
705 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx11 ||
706 Opc == AMDGPU::V_FMAC_F16_fake16_e64_gfx11 ||
707 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx12 ||
708 Opc == AMDGPU::V_FMAC_F16_fake16_e64_gfx12 ||
709 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx13 ||
710 Opc == AMDGPU::V_FMAC_F16_fake16_e64_gfx13 ||
711 Opc == AMDGPU::V_DOT2C_F32_F16_e64_vi ||
712 Opc == AMDGPU::V_DOT2C_F32_BF16_e64_vi ||
713 Opc == AMDGPU::V_DOT2C_I32_I16_e64_vi ||
714 Opc == AMDGPU::V_DOT4C_I32_I8_e64_vi ||
715 Opc == AMDGPU::V_DOT8C_I32_I4_e64_vi;
716}
717
718bool isPermlane16(unsigned Opc) {
719 return Opc == AMDGPU::V_PERMLANE16_B32_gfx10 ||
720 Opc == AMDGPU::V_PERMLANEX16_B32_gfx10 ||
721 Opc == AMDGPU::V_PERMLANE16_B32_e64_gfx11 ||
722 Opc == AMDGPU::V_PERMLANEX16_B32_e64_gfx11 ||
723 Opc == AMDGPU::V_PERMLANE16_B32_e64_gfx12 ||
724 Opc == AMDGPU::V_PERMLANEX16_B32_e64_gfx12 ||
725 Opc == AMDGPU::V_PERMLANE16_VAR_B32_e64_gfx12 ||
726 Opc == AMDGPU::V_PERMLANEX16_VAR_B32_e64_gfx12;
727}
728
730 return Opc == AMDGPU::V_CVT_F32_BF8_e64_gfx12 ||
731 Opc == AMDGPU::V_CVT_F32_FP8_e64_gfx12 ||
732 Opc == AMDGPU::V_CVT_F32_BF8_e64_dpp_gfx12 ||
733 Opc == AMDGPU::V_CVT_F32_FP8_e64_dpp_gfx12 ||
734 Opc == AMDGPU::V_CVT_F32_BF8_e64_dpp8_gfx12 ||
735 Opc == AMDGPU::V_CVT_F32_FP8_e64_dpp8_gfx12 ||
736 Opc == AMDGPU::V_CVT_PK_F32_BF8_fake16_e64_gfx12 ||
737 Opc == AMDGPU::V_CVT_PK_F32_FP8_fake16_e64_gfx12 ||
738 Opc == AMDGPU::V_CVT_PK_F32_BF8_t16_e64_gfx12 ||
739 Opc == AMDGPU::V_CVT_PK_F32_FP8_t16_e64_gfx12;
740}
741
742bool isGenericAtomic(unsigned Opc) {
743 return Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SWAP ||
744 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_ADD ||
745 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SUB ||
746 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SMIN ||
747 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_UMIN ||
748 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SMAX ||
749 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_UMAX ||
750 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_AND ||
751 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_OR ||
752 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_XOR ||
753 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_INC ||
754 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_DEC ||
755 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FADD ||
756 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FMIN ||
757 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FMAX ||
758 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_CMPSWAP ||
759 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SUB_CLAMP_U32 ||
760 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_COND_SUB_U32 ||
761 Opc == AMDGPU::G_AMDGPU_ATOMIC_CMPXCHG;
762}
763
764bool isAsyncStore(unsigned Opc) {
765 return Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B8_gfx1250 ||
766 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B32_gfx1250 ||
767 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B64_gfx1250 ||
768 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B128_gfx1250 ||
769 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B8_SADDR_gfx1250 ||
770 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B32_SADDR_gfx1250 ||
771 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B64_SADDR_gfx1250 ||
772 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B128_SADDR_gfx1250;
773}
774
775bool isTensorStore(unsigned Opc) {
776 return Opc == TENSOR_STORE_FROM_LDS_d2_gfx1250 ||
777 Opc == TENSOR_STORE_FROM_LDS_d4_gfx1250;
778}
779
780unsigned getTemporalHintType(const MCInstrDesc TID) {
783 unsigned Opc = TID.getOpcode();
784 // Async and Tensor store should have the temporal hint type of TH_TYPE_STORE
785 if (TID.mayStore() &&
786 (isAsyncStore(Opc) || isTensorStore(Opc) || !TID.mayLoad()))
787 return CPol::TH_TYPE_STORE;
788
789 // This will default to returning TH_TYPE_LOAD when neither MayStore nor
790 // MayLoad flag is present which is the case with instructions like
791 // image_get_resinfo.
792 return CPol::TH_TYPE_LOAD;
793}
794
795bool isTrue16Inst(unsigned Opc) {
796 const VOPTrue16Info *Info = getTrue16OpcodeHelper(Opc);
797 return Info && Info->IsTrue16;
798}
799
801 const FP4FP8DstByteSelInfo *Info = getFP4FP8DstByteSelHelper(Opc);
802 if (!Info)
803 return FPType::None;
804 if (Info->HasFP8DstByteSel)
805 return FPType::FP8;
806 if (Info->HasFP4DstByteSel)
807 return FPType::FP4;
808
809 return FPType::None;
810}
811
812bool isDPMACCInstruction(unsigned Opc) {
813 const DPMACCInstructionInfo *Info = getDPMACCInstructionHelper(Opc);
814 return Info && Info->IsDPMACCInstruction;
815}
816
817unsigned mapWMMA2AddrTo3AddrOpcode(unsigned Opc) {
818 const WMMAOpcodeMappingInfo *Info = getWMMAMappingInfoFrom2AddrOpcode(Opc);
819 return Info ? Info->Opcode3Addr : ~0u;
820}
821
822unsigned mapWMMA3AddrTo2AddrOpcode(unsigned Opc) {
823 const WMMAOpcodeMappingInfo *Info = getWMMAMappingInfoFrom3AddrOpcode(Opc);
824 return Info ? Info->Opcode2Addr : ~0u;
825}
826
827// Wrapper for Tablegen'd function. enum Subtarget is not defined in any
828// header files, so we need to wrap it in a function that takes unsigned
829// instead.
830int32_t getMCOpcode(uint32_t Opcode, unsigned Gen) {
831 return getMCOpcodeGen(Opcode, static_cast<Subtarget>(Gen));
832}
833
834unsigned getBitOp2(unsigned Opc) {
835 switch (Opc) {
836 default:
837 return 0;
838 case AMDGPU::V_AND_B32_e32:
839 return 0x40;
840 case AMDGPU::V_OR_B32_e32:
841 return 0x54;
842 case AMDGPU::V_XOR_B32_e32:
843 return 0x14;
844 case AMDGPU::V_XNOR_B32_e32:
845 return 0x41;
846 }
847}
848
849int getVOPDFull(unsigned OpX, unsigned OpY, unsigned EncodingFamily,
850 bool VOPD3) {
851 bool IsConvertibleToBitOp = VOPD3 ? getBitOp2(OpY) : 0;
852 OpY = IsConvertibleToBitOp ? (unsigned)AMDGPU::V_BITOP3_B32_e64 : OpY;
853 const VOPDInfo *Info =
854 getVOPDInfoFromComponentOpcodes(OpX, OpY, EncodingFamily, VOPD3);
855 return Info ? Info->Opcode : -1;
856}
857
858std::pair<unsigned, unsigned> getVOPDComponents(unsigned VOPDOpcode) {
859 const VOPDInfo *Info = getVOPDOpcodeHelper(VOPDOpcode);
860 assert(Info);
861 const auto *OpX = getVOPDBaseFromComponent(Info->OpX);
862 const auto *OpY = getVOPDBaseFromComponent(Info->OpY);
863 assert(OpX && OpY);
864 return {OpX->BaseVOP, OpY->BaseVOP};
865}
866
867namespace VOPD {
868
869ComponentProps::ComponentProps(const MCInstrDesc &OpDesc, bool VOP3Layout) {
871
874 auto TiedIdx = OpDesc.getOperandConstraint(Component::SRC2, MCOI::TIED_TO);
875 assert(TiedIdx == -1 || TiedIdx == Component::DST);
876 HasSrc2Acc = TiedIdx != -1;
877 Opcode = OpDesc.getOpcode();
878
879 IsVOP3 = VOP3Layout || (OpDesc.TSFlags & SIInstrFlags::VOP3);
880 SrcOperandsNum = AMDGPU::hasNamedOperand(Opcode, AMDGPU::OpName::src2) ? 3
881 : AMDGPU::hasNamedOperand(Opcode, AMDGPU::OpName::imm) ? 3
882 : AMDGPU::hasNamedOperand(Opcode, AMDGPU::OpName::src1) ? 2
883 : 1;
884 assert(SrcOperandsNum <= Component::MAX_SRC_NUM);
885
886 if (Opcode == AMDGPU::V_CNDMASK_B32_e32 ||
887 Opcode == AMDGPU::V_CNDMASK_B32_e64) {
888 // CNDMASK is an awkward exception, it has FP modifiers, but not FP
889 // operands.
890 NumVOPD3Mods = 2;
891 if (IsVOP3)
892 SrcOperandsNum = 3;
893 } else if (isSISrcFPOperand(OpDesc,
894 getNamedOperandIdx(Opcode, OpName::src0))) {
895 // All FP VOPD instructions have Neg modifiers for all operands except
896 // for tied src2.
897 NumVOPD3Mods = SrcOperandsNum;
898 if (HasSrc2Acc)
899 --NumVOPD3Mods;
900 }
901
902 if (OpDesc.TSFlags & SIInstrFlags::VOP3)
903 return;
904
905 auto OperandsNum = OpDesc.getNumOperands();
906 unsigned CompOprIdx;
907 for (CompOprIdx = Component::SRC1; CompOprIdx < OperandsNum; ++CompOprIdx) {
908 if (OpDesc.operands()[CompOprIdx].OperandType == AMDGPU::OPERAND_KIMM32) {
909 MandatoryLiteralIdx = CompOprIdx;
910 break;
911 }
912 }
913}
914
916 return getNamedOperandIdx(Opcode, OpName::bitop3);
917}
918
919unsigned ComponentInfo::getIndexInParsedOperands(unsigned CompOprIdx) const {
920 assert(CompOprIdx < Component::MAX_OPR_NUM);
921
922 if (CompOprIdx == Component::DST)
924
925 auto CompSrcIdx = CompOprIdx - Component::DST_NUM;
926 if (CompSrcIdx < getCompParsedSrcOperandsNum())
927 return getIndexOfSrcInParsedOperands(CompSrcIdx);
928
929 // The specified operand does not exist.
930 return 0;
931}
932
934 std::function<MCRegister(unsigned, unsigned)> GetRegIdx,
935 const MCRegisterInfo &MRI, bool SkipSrc, bool AllowSameVGPR,
936 bool VOPD3) const {
937
938 auto OpXRegs = getRegIndices(ComponentIndex::X, GetRegIdx,
939 CompInfo[ComponentIndex::X].isVOP3());
940 auto OpYRegs = getRegIndices(ComponentIndex::Y, GetRegIdx,
941 CompInfo[ComponentIndex::Y].isVOP3());
942
943 const auto banksOverlap = [&MRI](MCRegister X, MCRegister Y,
944 unsigned BanksMask) -> bool {
945 MCRegister BaseX = MRI.getSubReg(X, AMDGPU::sub0);
946 MCRegister BaseY = MRI.getSubReg(Y, AMDGPU::sub0);
947 if (!BaseX)
948 BaseX = X;
949 if (!BaseY)
950 BaseY = Y;
951 if ((BaseX.id() & BanksMask) == (BaseY.id() & BanksMask))
952 return true;
953 if (BaseX != X /* This is 64-bit register */ &&
954 ((BaseX.id() + 1) & BanksMask) == (BaseY.id() & BanksMask))
955 return true;
956 if (BaseY != Y &&
957 (BaseX.id() & BanksMask) == ((BaseY.id() + 1) & BanksMask))
958 return true;
959
960 // If both are 64-bit bank conflict will be detected yet while checking
961 // the first subreg.
962 return false;
963 };
964
965 unsigned CompOprIdx;
966 for (CompOprIdx = 0; CompOprIdx < Component::MAX_OPR_NUM; ++CompOprIdx) {
967 unsigned BanksMasks = VOPD3 ? VOPD3_VGPR_BANK_MASKS[CompOprIdx]
968 : VOPD_VGPR_BANK_MASKS[CompOprIdx];
969 if (!OpXRegs[CompOprIdx] || !OpYRegs[CompOprIdx])
970 continue;
971
972 if (getVGPREncodingMSBs(OpXRegs[CompOprIdx], MRI) !=
973 getVGPREncodingMSBs(OpYRegs[CompOprIdx], MRI))
974 return CompOprIdx;
975
976 if (SkipSrc && CompOprIdx >= Component::DST_NUM)
977 continue;
978
979 if (CompOprIdx < Component::DST_NUM) {
980 // Even if we do not check vdst parity, vdst operands still shall not
981 // overlap.
982 if (MRI.regsOverlap(OpXRegs[CompOprIdx], OpYRegs[CompOprIdx]))
983 return CompOprIdx;
984 if (VOPD3) // No need to check dst parity.
985 continue;
986 }
987
988 if (banksOverlap(OpXRegs[CompOprIdx], OpYRegs[CompOprIdx], BanksMasks) &&
989 (!AllowSameVGPR || CompOprIdx < Component::DST_NUM ||
990 OpXRegs[CompOprIdx] != OpYRegs[CompOprIdx]))
991 return CompOprIdx;
992 }
993
994 return {};
995}
996
997// Return an array of VGPR registers [DST,SRC0,SRC1,SRC2] used
998// by the specified component. If an operand is unused
999// or is not a VGPR, the corresponding value is 0.
1000//
1001// GetRegIdx(Component, MCOperandIdx) must return a VGPR register index
1002// for the specified component and MC operand. The callback must return 0
1003// if the operand is not a register or not a VGPR.
1005InstInfo::getRegIndices(unsigned CompIdx,
1006 std::function<MCRegister(unsigned, unsigned)> GetRegIdx,
1007 bool VOPD3) const {
1008 assert(CompIdx < COMPONENTS_NUM);
1009
1010 const auto &Comp = CompInfo[CompIdx];
1012
1013 RegIndices[DST] = GetRegIdx(CompIdx, Comp.getIndexOfDstInMCOperands());
1014
1015 for (unsigned CompOprIdx : {SRC0, SRC1, SRC2}) {
1016 unsigned CompSrcIdx = CompOprIdx - DST_NUM;
1017 RegIndices[CompOprIdx] =
1018 Comp.hasRegSrcOperand(CompSrcIdx)
1019 ? GetRegIdx(CompIdx,
1020 Comp.getIndexOfSrcInMCOperands(CompSrcIdx, VOPD3))
1021 : MCRegister();
1022 }
1023 return RegIndices;
1024}
1025
1026} // namespace VOPD
1027
1029 return VOPD::InstInfo(OpX, OpY);
1030}
1031
1033 const MCInstrInfo *InstrInfo) {
1034 auto [OpX, OpY] = getVOPDComponents(VOPDOpcode);
1035 const auto &OpXDesc = InstrInfo->get(OpX);
1036 const auto &OpYDesc = InstrInfo->get(OpY);
1037 bool VOPD3 = InstrInfo->get(VOPDOpcode).TSFlags & SIInstrFlags::VOPD3;
1039 VOPD::ComponentInfo OpYInfo(OpYDesc, OpXInfo, VOPD3);
1040 return VOPD::InstInfo(OpXInfo, OpYInfo);
1041}
1042
1043namespace IsaInfo {
1044
1046 : STI(STI), XnackSetting(TargetIDSetting::Any),
1047 SramEccSetting(TargetIDSetting::Any) {
1048 if (!STI.getFeatureBits().test(FeatureSupportsXNACK))
1049 XnackSetting = TargetIDSetting::Unsupported;
1050 if (!STI.getFeatureBits().test(FeatureSupportsSRAMECC))
1051 SramEccSetting = TargetIDSetting::Unsupported;
1052}
1053
1055 // Check if xnack or sramecc is explicitly enabled or disabled. In the
1056 // absence of the target features we assume we must generate code that can run
1057 // in any environment.
1058 SubtargetFeatures Features(FS);
1059 std::optional<bool> XnackRequested;
1060 std::optional<bool> SramEccRequested;
1061
1062 for (const std::string &Feature : Features.getFeatures()) {
1063 if (Feature == "+xnack")
1064 XnackRequested = true;
1065 else if (Feature == "-xnack")
1066 XnackRequested = false;
1067 else if (Feature == "+sramecc")
1068 SramEccRequested = true;
1069 else if (Feature == "-sramecc")
1070 SramEccRequested = false;
1071 }
1072
1073 bool XnackSupported = isXnackSupported();
1074 bool SramEccSupported = isSramEccSupported();
1075
1076 if (XnackRequested) {
1077 if (XnackSupported) {
1078 XnackSetting =
1079 *XnackRequested ? TargetIDSetting::On : TargetIDSetting::Off;
1080 } else {
1081 // If a specific xnack setting was requested and this GPU does not support
1082 // xnack emit a warning. Setting will remain set to "Unsupported".
1083 if (*XnackRequested) {
1084 errs() << "warning: xnack 'On' was requested for a processor that does "
1085 "not support it!\n";
1086 } else {
1087 errs() << "warning: xnack 'Off' was requested for a processor that "
1088 "does not support it!\n";
1089 }
1090 }
1091 }
1092
1093 if (SramEccRequested) {
1094 if (SramEccSupported) {
1095 SramEccSetting =
1096 *SramEccRequested ? TargetIDSetting::On : TargetIDSetting::Off;
1097 } else {
1098 // If a specific sramecc setting was requested and this GPU does not
1099 // support sramecc emit a warning. Setting will remain set to
1100 // "Unsupported".
1101 if (*SramEccRequested) {
1102 errs() << "warning: sramecc 'On' was requested for a processor that "
1103 "does not support it!\n";
1104 } else {
1105 errs() << "warning: sramecc 'Off' was requested for a processor that "
1106 "does not support it!\n";
1107 }
1108 }
1109 }
1110}
1111
1112static TargetIDSetting
1114 if (FeatureString.ends_with("-"))
1115 return TargetIDSetting::Off;
1116 if (FeatureString.ends_with("+"))
1117 return TargetIDSetting::On;
1118
1119 llvm_unreachable("Malformed feature string");
1120}
1121
1123 SmallVector<StringRef, 3> TargetIDSplit;
1124 TargetID.split(TargetIDSplit, ':');
1125
1126 for (const auto &FeatureString : TargetIDSplit) {
1127 if (FeatureString.starts_with("xnack"))
1128 XnackSetting = getTargetIDSettingFromFeatureString(FeatureString);
1129 if (FeatureString.starts_with("sramecc"))
1130 SramEccSetting = getTargetIDSettingFromFeatureString(FeatureString);
1131 }
1132}
1133
1134void AMDGPUTargetID::print(raw_ostream &StreamRep) const {
1135 const Triple &TargetTriple = STI.getTargetTriple();
1136 auto Version = getIsaVersion(STI.getCPU());
1137
1138 StreamRep << TargetTriple.getArchName() << '-' << TargetTriple.getVendorName()
1139 << '-' << TargetTriple.getOSName() << '-'
1140 << TargetTriple.getEnvironmentName() << '-';
1141
1142 std::string Processor;
1143 // TODO: Following else statement is present here because we used various
1144 // alias names for GPUs up until GFX9 (e.g. 'fiji' is same as 'gfx803').
1145 // Remove once all aliases are removed from GCNProcessors.td.
1146 if (Version.Major >= 9)
1147 Processor = STI.getCPU().str();
1148 else
1149 Processor = (Twine("gfx") + Twine(Version.Major) + Twine(Version.Minor) +
1150 Twine(Version.Stepping))
1151 .str();
1152
1153 std::string Features;
1154 if (TargetTriple.getOS() == Triple::AMDHSA) {
1155 // sramecc.
1157 Features += ":sramecc-";
1159 Features += ":sramecc+";
1160 // xnack.
1162 Features += ":xnack-";
1164 Features += ":xnack+";
1165 }
1166
1167 StreamRep << Processor << Features;
1168}
1169
1170std::string AMDGPUTargetID::toString() const {
1171 std::string Str;
1172 raw_string_ostream OS(Str);
1173 OS << *this;
1174 return Str;
1175}
1176
1177unsigned getWavefrontSize(const MCSubtargetInfo *STI) {
1178 if (STI->getFeatureBits().test(FeatureWavefrontSize16))
1179 return 16;
1180 if (STI->getFeatureBits().test(FeatureWavefrontSize32))
1181 return 32;
1182
1183 return 64;
1184}
1185
1187 unsigned BytesPerCU = getAddressableLocalMemorySize(STI);
1188
1189 // "Per CU" really means "per whatever functional block the waves of a
1190 // workgroup must share". So the effective local memory size is doubled in
1191 // WGP mode on gfx10.
1192 if (isGFX10Plus(*STI) && !STI->getFeatureBits().test(FeatureCuMode))
1193 BytesPerCU *= 2;
1194
1195 return BytesPerCU;
1196}
1197
1199 if (STI->getFeatureBits().test(FeatureAddressableLocalMemorySize32768))
1200 return 32768;
1201 if (STI->getFeatureBits().test(FeatureAddressableLocalMemorySize65536))
1202 return 65536;
1203 if (STI->getFeatureBits().test(FeatureAddressableLocalMemorySize163840))
1204 return 163840;
1205 if (STI->getFeatureBits().test(FeatureAddressableLocalMemorySize327680))
1206 return 327680;
1207 return 32768;
1208}
1209
1210unsigned getEUsPerCU(const MCSubtargetInfo *STI) {
1211 // "Per CU" really means "per whatever functional block the waves of a
1212 // workgroup must share".
1213
1214 // GFX12.5 only supports CU mode, which contains four SIMDs.
1215 if (isGFX1250(*STI)) {
1216 assert(STI->getFeatureBits().test(FeatureCuMode));
1217 return 4;
1218 }
1219
1220 // For gfx10 in CU mode the functional block is the CU, which contains
1221 // two SIMDs.
1222 if (isGFX10Plus(*STI) && STI->getFeatureBits().test(FeatureCuMode))
1223 return 2;
1224
1225 // Pre-gfx10 a CU contains four SIMDs. For gfx10 in WGP mode the WGP
1226 // contains two CUs, so a total of four SIMDs.
1227 return 4;
1228}
1229
1231 unsigned FlatWorkGroupSize) {
1232 assert(FlatWorkGroupSize != 0);
1233 if (!STI->getTargetTriple().isAMDGCN())
1234 return 8;
1235 unsigned MaxWaves = getMaxWavesPerEU(STI) * getEUsPerCU(STI);
1236 unsigned N = getWavesPerWorkGroup(STI, FlatWorkGroupSize);
1237 if (N == 1) {
1238 // Single-wave workgroups don't consume barrier resources.
1239 return MaxWaves;
1240 }
1241
1242 unsigned MaxBarriers = 16;
1243 if (isGFX10Plus(*STI) && !STI->getFeatureBits().test(FeatureCuMode))
1244 MaxBarriers = 32;
1245
1246 return std::min(MaxWaves / N, MaxBarriers);
1247}
1248
1249unsigned getMinWavesPerEU(const MCSubtargetInfo *STI) { return 1; }
1250
1251unsigned getMaxWavesPerEU(const MCSubtargetInfo *STI) {
1252 // FIXME: Need to take scratch memory into account.
1253 if (isGFX90A(*STI))
1254 return 8;
1255 if (!isGFX10Plus(*STI))
1256 return 10;
1257 return hasGFX10_3Insts(*STI) ? 16 : 20;
1258}
1259
1261 unsigned FlatWorkGroupSize) {
1262 return divideCeil(getWavesPerWorkGroup(STI, FlatWorkGroupSize),
1263 getEUsPerCU(STI));
1264}
1265
1266unsigned getMinFlatWorkGroupSize(const MCSubtargetInfo *STI) { return 1; }
1267
1269 // Some subtargets allow encoding 2048, but this isn't tested or supported.
1270 return 1024;
1271}
1272
1274 unsigned FlatWorkGroupSize) {
1275 return divideCeil(FlatWorkGroupSize, getWavefrontSize(STI));
1276}
1277
1280 if (Version.Major >= 10)
1281 return getAddressableNumSGPRs(STI);
1282 if (Version.Major >= 8)
1283 return 16;
1284 return 8;
1285}
1286
1287unsigned getSGPREncodingGranule(const MCSubtargetInfo *STI) { return 8; }
1288
1289unsigned getTotalNumSGPRs(const MCSubtargetInfo *STI) {
1291 if (Version.Major >= 8)
1292 return 800;
1293 return 512;
1294}
1295
1297 if (STI->getFeatureBits().test(FeatureSGPRInitBug))
1299
1301 if (Version.Major >= 10)
1302 return 106;
1303 if (Version.Major >= 8)
1304 return 102;
1305 return 104;
1306}
1307
1308unsigned getMinNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU) {
1309 assert(WavesPerEU != 0);
1310
1312 if (Version.Major >= 10)
1313 return 0;
1314
1315 if (WavesPerEU >= getMaxWavesPerEU(STI))
1316 return 0;
1317
1318 unsigned MinNumSGPRs = getTotalNumSGPRs(STI) / (WavesPerEU + 1);
1319 if (STI->getFeatureBits().test(FeatureTrapHandler))
1320 MinNumSGPRs -= std::min(MinNumSGPRs, (unsigned)TRAP_NUM_SGPRS);
1321 MinNumSGPRs = alignDown(MinNumSGPRs, getSGPRAllocGranule(STI)) + 1;
1322 return std::min(MinNumSGPRs, getAddressableNumSGPRs(STI));
1323}
1324
1325unsigned getMaxNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU,
1326 bool Addressable) {
1327 assert(WavesPerEU != 0);
1328
1329 unsigned AddressableNumSGPRs = getAddressableNumSGPRs(STI);
1331 if (Version.Major >= 10)
1332 return Addressable ? AddressableNumSGPRs : 108;
1333 if (Version.Major >= 8 && !Addressable)
1334 AddressableNumSGPRs = 112;
1335 unsigned MaxNumSGPRs = getTotalNumSGPRs(STI) / WavesPerEU;
1336 if (STI->getFeatureBits().test(FeatureTrapHandler))
1337 MaxNumSGPRs -= std::min(MaxNumSGPRs, (unsigned)TRAP_NUM_SGPRS);
1338 MaxNumSGPRs = alignDown(MaxNumSGPRs, getSGPRAllocGranule(STI));
1339 return std::min(MaxNumSGPRs, AddressableNumSGPRs);
1340}
1341
1342unsigned getNumExtraSGPRs(const MCSubtargetInfo *STI, bool VCCUsed,
1343 bool FlatScrUsed, bool XNACKUsed) {
1344 unsigned ExtraSGPRs = 0;
1345 if (VCCUsed)
1346 ExtraSGPRs = 2;
1347
1349 if (Version.Major >= 10)
1350 return ExtraSGPRs;
1351
1352 if (Version.Major < 8) {
1353 if (FlatScrUsed)
1354 ExtraSGPRs = 4;
1355 } else {
1356 if (XNACKUsed)
1357 ExtraSGPRs = 4;
1358
1359 if (FlatScrUsed ||
1360 STI->getFeatureBits().test(AMDGPU::FeatureArchitectedFlatScratch))
1361 ExtraSGPRs = 6;
1362 }
1363
1364 return ExtraSGPRs;
1365}
1366
1367unsigned getNumExtraSGPRs(const MCSubtargetInfo *STI, bool VCCUsed,
1368 bool FlatScrUsed) {
1369 return getNumExtraSGPRs(STI, VCCUsed, FlatScrUsed,
1370 STI->getFeatureBits().test(AMDGPU::FeatureXNACK));
1371}
1372
1373static unsigned getGranulatedNumRegisterBlocks(unsigned NumRegs,
1374 unsigned Granule) {
1375 return divideCeil(std::max(1u, NumRegs), Granule);
1376}
1377
1378unsigned getNumSGPRBlocks(const MCSubtargetInfo *STI, unsigned NumSGPRs) {
1379 // SGPRBlocks is actual number of SGPR blocks minus 1.
1381 1;
1382}
1383
1385 unsigned DynamicVGPRBlockSize,
1386 std::optional<bool> EnableWavefrontSize32) {
1387 if (STI->getFeatureBits().test(FeatureGFX90AInsts))
1388 return 8;
1389
1390 if (DynamicVGPRBlockSize != 0)
1391 return DynamicVGPRBlockSize;
1392
1393 bool IsWave32 = EnableWavefrontSize32
1394 ? *EnableWavefrontSize32
1395 : STI->getFeatureBits().test(FeatureWavefrontSize32);
1396
1397 if (STI->getFeatureBits().test(Feature1_5xVGPRs))
1398 return IsWave32 ? 24 : 12;
1399
1400 if (hasGFX10_3Insts(*STI))
1401 return IsWave32 ? 16 : 8;
1402
1403 return IsWave32 ? 8 : 4;
1404}
1405
1407 std::optional<bool> EnableWavefrontSize32) {
1408 if (STI->getFeatureBits().test(FeatureGFX90AInsts))
1409 return 8;
1410
1411 bool IsWave32 = EnableWavefrontSize32
1412 ? *EnableWavefrontSize32
1413 : STI->getFeatureBits().test(FeatureWavefrontSize32);
1414
1415 if (STI->getFeatureBits().test(Feature1024AddressableVGPRs))
1416 return IsWave32 ? 16 : 8;
1417
1418 return IsWave32 ? 8 : 4;
1419}
1420
1421unsigned getArchVGPRAllocGranule() { return 4; }
1422
1423unsigned getTotalNumVGPRs(const MCSubtargetInfo *STI) {
1424 if (STI->getFeatureBits().test(FeatureGFX90AInsts))
1425 return 512;
1426 if (!isGFX10Plus(*STI))
1427 return 256;
1428 bool IsWave32 = STI->getFeatureBits().test(FeatureWavefrontSize32);
1429 if (STI->getFeatureBits().test(Feature1_5xVGPRs))
1430 return IsWave32 ? 1536 : 768;
1431 return IsWave32 ? 1024 : 512;
1432}
1433
1435 const auto &Features = STI->getFeatureBits();
1436 if (Features.test(Feature1024AddressableVGPRs))
1437 return Features.test(FeatureWavefrontSize32) ? 1024 : 512;
1438 return 256;
1439}
1440
1442 unsigned DynamicVGPRBlockSize) {
1443 const auto &Features = STI->getFeatureBits();
1444 if (Features.test(FeatureGFX90AInsts))
1445 return 512;
1446
1447 if (DynamicVGPRBlockSize != 0)
1448 // On GFX12 we can allocate at most 8 blocks of VGPRs.
1449 return 8 * getVGPRAllocGranule(STI, DynamicVGPRBlockSize);
1450 return getAddressableNumArchVGPRs(STI);
1451}
1452
1454 unsigned NumVGPRs,
1455 unsigned DynamicVGPRBlockSize) {
1457 NumVGPRs, getVGPRAllocGranule(STI, DynamicVGPRBlockSize),
1459}
1460
1461unsigned getNumWavesPerEUWithNumVGPRs(unsigned NumVGPRs, unsigned Granule,
1462 unsigned MaxWaves,
1463 unsigned TotalNumVGPRs) {
1464 if (NumVGPRs < Granule)
1465 return MaxWaves;
1466 unsigned RoundedRegs = alignTo(NumVGPRs, Granule);
1467 return std::min(std::max(TotalNumVGPRs / RoundedRegs, 1u), MaxWaves);
1468}
1469
1470unsigned getOccupancyWithNumSGPRs(unsigned SGPRs, unsigned MaxWaves,
1472 if (Gen >= AMDGPUSubtarget::GFX10)
1473 return MaxWaves;
1474
1476 if (SGPRs <= 80)
1477 return 10;
1478 if (SGPRs <= 88)
1479 return 9;
1480 if (SGPRs <= 100)
1481 return 8;
1482 return 7;
1483 }
1484 if (SGPRs <= 48)
1485 return 10;
1486 if (SGPRs <= 56)
1487 return 9;
1488 if (SGPRs <= 64)
1489 return 8;
1490 if (SGPRs <= 72)
1491 return 7;
1492 if (SGPRs <= 80)
1493 return 6;
1494 return 5;
1495}
1496
1497unsigned getMinNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU,
1498 unsigned DynamicVGPRBlockSize) {
1499 assert(WavesPerEU != 0);
1500
1501 unsigned MaxWavesPerEU = getMaxWavesPerEU(STI);
1502 if (WavesPerEU >= MaxWavesPerEU)
1503 return 0;
1504
1505 unsigned TotNumVGPRs = getTotalNumVGPRs(STI);
1506 unsigned AddrsableNumVGPRs =
1507 getAddressableNumVGPRs(STI, DynamicVGPRBlockSize);
1508 unsigned Granule = getVGPRAllocGranule(STI, DynamicVGPRBlockSize);
1509 unsigned MaxNumVGPRs = alignDown(TotNumVGPRs / WavesPerEU, Granule);
1510
1511 if (MaxNumVGPRs == alignDown(TotNumVGPRs / MaxWavesPerEU, Granule))
1512 return 0;
1513
1514 unsigned MinWavesPerEU = getNumWavesPerEUWithNumVGPRs(STI, AddrsableNumVGPRs,
1515 DynamicVGPRBlockSize);
1516 if (WavesPerEU < MinWavesPerEU)
1517 return getMinNumVGPRs(STI, MinWavesPerEU, DynamicVGPRBlockSize);
1518
1519 unsigned MaxNumVGPRsNext = alignDown(TotNumVGPRs / (WavesPerEU + 1), Granule);
1520 unsigned MinNumVGPRs = 1 + std::min(MaxNumVGPRs - Granule, MaxNumVGPRsNext);
1521 return std::min(MinNumVGPRs, AddrsableNumVGPRs);
1522}
1523
1524unsigned getMaxNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU,
1525 unsigned DynamicVGPRBlockSize) {
1526 assert(WavesPerEU != 0);
1527
1528 unsigned MaxNumVGPRs =
1529 alignDown(getTotalNumVGPRs(STI) / WavesPerEU,
1530 getVGPRAllocGranule(STI, DynamicVGPRBlockSize));
1531 unsigned AddressableNumVGPRs =
1532 getAddressableNumVGPRs(STI, DynamicVGPRBlockSize);
1533 return std::min(MaxNumVGPRs, AddressableNumVGPRs);
1534}
1535
1536unsigned getEncodedNumVGPRBlocks(const MCSubtargetInfo *STI, unsigned NumVGPRs,
1537 std::optional<bool> EnableWavefrontSize32) {
1539 NumVGPRs, getVGPREncodingGranule(STI, EnableWavefrontSize32)) -
1540 1;
1541}
1542
1544 unsigned NumVGPRs,
1545 unsigned DynamicVGPRBlockSize,
1546 std::optional<bool> EnableWavefrontSize32) {
1548 NumVGPRs,
1549 getVGPRAllocGranule(STI, DynamicVGPRBlockSize, EnableWavefrontSize32));
1550}
1551} // end namespace IsaInfo
1552
1554 const MCSubtargetInfo *STI) {
1556 KernelCode.amd_kernel_code_version_major = 1;
1557 KernelCode.amd_kernel_code_version_minor = 2;
1558 KernelCode.amd_machine_kind = 1; // AMD_MACHINE_KIND_AMDGPU
1559 KernelCode.amd_machine_version_major = Version.Major;
1560 KernelCode.amd_machine_version_minor = Version.Minor;
1561 KernelCode.amd_machine_version_stepping = Version.Stepping;
1563 if (STI->getFeatureBits().test(FeatureWavefrontSize32)) {
1564 KernelCode.wavefront_size = 5;
1566 } else {
1567 KernelCode.wavefront_size = 6;
1568 }
1569
1570 // If the code object does not support indirect functions, then the value must
1571 // be 0xffffffff.
1572 KernelCode.call_convention = -1;
1573
1574 // These alignment values are specified in powers of two, so alignment =
1575 // 2^n. The minimum alignment is 2^4 = 16.
1576 KernelCode.kernarg_segment_alignment = 4;
1577 KernelCode.group_segment_alignment = 4;
1578 KernelCode.private_segment_alignment = 4;
1579
1580 if (Version.Major >= 10) {
1581 KernelCode.compute_pgm_resource_registers |=
1582 S_00B848_WGP_MODE(STI->getFeatureBits().test(FeatureCuMode) ? 0 : 1) |
1584 }
1585}
1586
1589}
1590
1593}
1594
1596 unsigned AS = GV->getAddressSpace();
1597 return AS == AMDGPUAS::CONSTANT_ADDRESS ||
1599}
1600
1602 return TT.getArch() == Triple::r600;
1603}
1604
1605static bool isValidRegPrefix(char C) {
1606 return C == 'v' || C == 's' || C == 'a';
1607}
1608
1609std::tuple<char, unsigned, unsigned> parseAsmPhysRegName(StringRef RegName) {
1610 char Kind = RegName.front();
1611 if (!isValidRegPrefix(Kind))
1612 return {};
1613
1614 RegName = RegName.drop_front();
1615 if (RegName.consume_front("[")) {
1616 unsigned Idx, End;
1617 bool Failed = RegName.consumeInteger(10, Idx);
1618 Failed |= !RegName.consume_front(":");
1619 Failed |= RegName.consumeInteger(10, End);
1620 Failed |= !RegName.consume_back("]");
1621 if (!Failed) {
1622 unsigned NumRegs = End - Idx + 1;
1623 if (NumRegs > 1)
1624 return {Kind, Idx, NumRegs};
1625 }
1626 } else {
1627 unsigned Idx;
1628 bool Failed = RegName.getAsInteger(10, Idx);
1629 if (!Failed)
1630 return {Kind, Idx, 1};
1631 }
1632
1633 return {};
1634}
1635
1636std::tuple<char, unsigned, unsigned>
1638 StringRef RegName = Constraint;
1639 if (!RegName.consume_front("{") || !RegName.consume_back("}"))
1640 return {};
1642}
1643
1644std::pair<unsigned, unsigned>
1646 std::pair<unsigned, unsigned> Default,
1647 bool OnlyFirstRequired) {
1648 if (auto Attr = getIntegerPairAttribute(F, Name, OnlyFirstRequired))
1649 return {Attr->first, Attr->second.value_or(Default.second)};
1650 return Default;
1651}
1652
1653std::optional<std::pair<unsigned, std::optional<unsigned>>>
1655 bool OnlyFirstRequired) {
1656 Attribute A = F.getFnAttribute(Name);
1657 if (!A.isStringAttribute())
1658 return std::nullopt;
1659
1660 LLVMContext &Ctx = F.getContext();
1661 std::pair<unsigned, std::optional<unsigned>> Ints;
1662 std::pair<StringRef, StringRef> Strs = A.getValueAsString().split(',');
1663 if (Strs.first.trim().getAsInteger(0, Ints.first)) {
1664 Ctx.emitError("can't parse first integer attribute " + Name);
1665 return std::nullopt;
1666 }
1667 unsigned Second = 0;
1668 if (Strs.second.trim().getAsInteger(0, Second)) {
1669 if (!OnlyFirstRequired || !Strs.second.trim().empty()) {
1670 Ctx.emitError("can't parse second integer attribute " + Name);
1671 return std::nullopt;
1672 }
1673 } else {
1674 Ints.second = Second;
1675 }
1676
1677 return Ints;
1678}
1679
1681 unsigned Size,
1682 unsigned DefaultVal) {
1683 std::optional<SmallVector<unsigned>> R =
1685 return R.has_value() ? *R : SmallVector<unsigned>(Size, DefaultVal);
1686}
1687
1688std::optional<SmallVector<unsigned>>
1690 assert(Size > 2);
1691 LLVMContext &Ctx = F.getContext();
1692
1693 Attribute A = F.getFnAttribute(Name);
1694 if (!A.isValid())
1695 return std::nullopt;
1696 if (!A.isStringAttribute()) {
1697 Ctx.emitError(Name + " is not a string attribute");
1698 return std::nullopt;
1699 }
1700
1702
1703 StringRef S = A.getValueAsString();
1704 unsigned i = 0;
1705 for (; !S.empty() && i < Size; i++) {
1706 std::pair<StringRef, StringRef> Strs = S.split(',');
1707 unsigned IntVal;
1708 if (Strs.first.trim().getAsInteger(0, IntVal)) {
1709 Ctx.emitError("can't parse integer attribute " + Strs.first + " in " +
1710 Name);
1711 return std::nullopt;
1712 }
1713 Vals[i] = IntVal;
1714 S = Strs.second;
1715 }
1716
1717 if (!S.empty() || i < Size) {
1718 Ctx.emitError("attribute " + Name +
1719 " has incorrect number of integers; expected " +
1721 return std::nullopt;
1722 }
1723 return Vals;
1724}
1725
1726bool hasValueInRangeLikeMetadata(const MDNode &MD, int64_t Val) {
1727 assert((MD.getNumOperands() % 2 == 0) && "invalid number of operands!");
1728 for (unsigned I = 0, E = MD.getNumOperands() / 2; I != E; ++I) {
1729 auto Low =
1730 mdconst::extract<ConstantInt>(MD.getOperand(2 * I + 0))->getValue();
1731 auto High =
1732 mdconst::extract<ConstantInt>(MD.getOperand(2 * I + 1))->getValue();
1733 // There are two types of [A; B) ranges:
1734 // A < B, e.g. [4; 5) which is a range that only includes 4.
1735 // A > B, e.g. [5; 4) which is a range that wraps around and includes
1736 // everything except 4.
1737 if (Low.ult(High)) {
1738 if (Low.ule(Val) && High.ugt(Val))
1739 return true;
1740 } else {
1741 if (Low.uge(Val) && High.ult(Val))
1742 return true;
1743 }
1744 }
1745
1746 return false;
1747}
1748
1750 ListSeparator LS;
1751 if (Wait.LoadCnt != ~0u)
1752 OS << LS << "LoadCnt: " << Wait.LoadCnt;
1753 if (Wait.ExpCnt != ~0u)
1754 OS << LS << "ExpCnt: " << Wait.ExpCnt;
1755 if (Wait.DsCnt != ~0u)
1756 OS << LS << "DsCnt: " << Wait.DsCnt;
1757 if (Wait.StoreCnt != ~0u)
1758 OS << LS << "StoreCnt: " << Wait.StoreCnt;
1759 if (Wait.SampleCnt != ~0u)
1760 OS << LS << "SampleCnt: " << Wait.SampleCnt;
1761 if (Wait.BvhCnt != ~0u)
1762 OS << LS << "BvhCnt: " << Wait.BvhCnt;
1763 if (Wait.KmCnt != ~0u)
1764 OS << LS << "KmCnt: " << Wait.KmCnt;
1765 if (Wait.XCnt != ~0u)
1766 OS << LS << "XCnt: " << Wait.XCnt;
1767 if (LS.unused())
1768 OS << "none";
1769 OS << '\n';
1770 return OS;
1771}
1772
1774 return (1 << (getVmcntBitWidthLo(Version.Major) +
1775 getVmcntBitWidthHi(Version.Major))) -
1776 1;
1777}
1778
1780 return (1 << getLoadcntBitWidth(Version.Major)) - 1;
1781}
1782
1784 return (1 << getSamplecntBitWidth(Version.Major)) - 1;
1785}
1786
1788 return (1 << getBvhcntBitWidth(Version.Major)) - 1;
1789}
1790
1792 return (1 << getExpcntBitWidth(Version.Major)) - 1;
1793}
1794
1796 return (1 << getLgkmcntBitWidth(Version.Major)) - 1;
1797}
1798
1800 return (1 << getDscntBitWidth(Version.Major)) - 1;
1801}
1802
1804 return (1 << getKmcntBitWidth(Version.Major)) - 1;
1805}
1806
1808 return (1 << getXcntBitWidth(Version.Major, Version.Minor)) - 1;
1809}
1810
1812 return (1 << getStorecntBitWidth(Version.Major)) - 1;
1813}
1814
1816 bool HasExtendedWaitCounts = IV.Major >= 12;
1817 if (HasExtendedWaitCounts) {
1820 } else {
1823 }
1832}
1833
1835 unsigned VmcntLo = getBitMask(getVmcntBitShiftLo(Version.Major),
1836 getVmcntBitWidthLo(Version.Major));
1837 unsigned Expcnt = getBitMask(getExpcntBitShift(Version.Major),
1838 getExpcntBitWidth(Version.Major));
1839 unsigned Lgkmcnt = getBitMask(getLgkmcntBitShift(Version.Major),
1840 getLgkmcntBitWidth(Version.Major));
1841 unsigned VmcntHi = getBitMask(getVmcntBitShiftHi(Version.Major),
1842 getVmcntBitWidthHi(Version.Major));
1843 return VmcntLo | Expcnt | Lgkmcnt | VmcntHi;
1844}
1845
1846unsigned decodeVmcnt(const IsaVersion &Version, unsigned Waitcnt) {
1847 unsigned VmcntLo = unpackBits(Waitcnt, getVmcntBitShiftLo(Version.Major),
1848 getVmcntBitWidthLo(Version.Major));
1849 unsigned VmcntHi = unpackBits(Waitcnt, getVmcntBitShiftHi(Version.Major),
1850 getVmcntBitWidthHi(Version.Major));
1851 return VmcntLo | VmcntHi << getVmcntBitWidthLo(Version.Major);
1852}
1853
1854unsigned decodeExpcnt(const IsaVersion &Version, unsigned Waitcnt) {
1855 return unpackBits(Waitcnt, getExpcntBitShift(Version.Major),
1856 getExpcntBitWidth(Version.Major));
1857}
1858
1859unsigned decodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt) {
1860 return unpackBits(Waitcnt, getLgkmcntBitShift(Version.Major),
1861 getLgkmcntBitWidth(Version.Major));
1862}
1863
1864void decodeWaitcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned &Vmcnt,
1865 unsigned &Expcnt, unsigned &Lgkmcnt) {
1866 Vmcnt = decodeVmcnt(Version, Waitcnt);
1867 Expcnt = decodeExpcnt(Version, Waitcnt);
1868 Lgkmcnt = decodeLgkmcnt(Version, Waitcnt);
1869}
1870
1871Waitcnt decodeWaitcnt(const IsaVersion &Version, unsigned Encoded) {
1872 Waitcnt Decoded;
1873 Decoded.set(LOAD_CNT, decodeVmcnt(Version, Encoded));
1874 Decoded.set(EXP_CNT, decodeExpcnt(Version, Encoded));
1875 Decoded.set(DS_CNT, decodeLgkmcnt(Version, Encoded));
1876 return Decoded;
1877}
1878
1879unsigned encodeVmcnt(const IsaVersion &Version, unsigned Waitcnt,
1880 unsigned Vmcnt) {
1881 Waitcnt = packBits(Vmcnt, Waitcnt, getVmcntBitShiftLo(Version.Major),
1882 getVmcntBitWidthLo(Version.Major));
1883 return packBits(Vmcnt >> getVmcntBitWidthLo(Version.Major), Waitcnt,
1884 getVmcntBitShiftHi(Version.Major),
1885 getVmcntBitWidthHi(Version.Major));
1886}
1887
1888unsigned encodeExpcnt(const IsaVersion &Version, unsigned Waitcnt,
1889 unsigned Expcnt) {
1890 return packBits(Expcnt, Waitcnt, getExpcntBitShift(Version.Major),
1891 getExpcntBitWidth(Version.Major));
1892}
1893
1894unsigned encodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt,
1895 unsigned Lgkmcnt) {
1896 return packBits(Lgkmcnt, Waitcnt, getLgkmcntBitShift(Version.Major),
1897 getLgkmcntBitWidth(Version.Major));
1898}
1899
1900unsigned encodeWaitcnt(const IsaVersion &Version, unsigned Vmcnt,
1901 unsigned Expcnt, unsigned Lgkmcnt) {
1902 unsigned Waitcnt = getWaitcntBitMask(Version);
1904 Waitcnt = encodeExpcnt(Version, Waitcnt, Expcnt);
1905 Waitcnt = encodeLgkmcnt(Version, Waitcnt, Lgkmcnt);
1906 return Waitcnt;
1907}
1908
1909unsigned encodeWaitcnt(const IsaVersion &Version, const Waitcnt &Decoded) {
1910 return encodeWaitcnt(Version, Decoded.get(LOAD_CNT), Decoded.get(EXP_CNT),
1911 Decoded.get(DS_CNT));
1912}
1913
1915 bool IsStore) {
1916 unsigned Dscnt = getBitMask(getDscntBitShift(Version.Major),
1917 getDscntBitWidth(Version.Major));
1918 if (IsStore) {
1919 unsigned Storecnt = getBitMask(getLoadcntStorecntBitShift(Version.Major),
1920 getStorecntBitWidth(Version.Major));
1921 return Dscnt | Storecnt;
1922 }
1923 unsigned Loadcnt = getBitMask(getLoadcntStorecntBitShift(Version.Major),
1924 getLoadcntBitWidth(Version.Major));
1925 return Dscnt | Loadcnt;
1926}
1927
1928Waitcnt decodeLoadcntDscnt(const IsaVersion &Version, unsigned LoadcntDscnt) {
1929 Waitcnt Decoded;
1930 Decoded.set(LOAD_CNT, unpackBits(LoadcntDscnt,
1931 getLoadcntStorecntBitShift(Version.Major),
1932 getLoadcntBitWidth(Version.Major)));
1933 Decoded.set(DS_CNT, unpackBits(LoadcntDscnt, getDscntBitShift(Version.Major),
1934 getDscntBitWidth(Version.Major)));
1935 return Decoded;
1936}
1937
1938Waitcnt decodeStorecntDscnt(const IsaVersion &Version, unsigned StorecntDscnt) {
1939 Waitcnt Decoded;
1940 Decoded.set(STORE_CNT, unpackBits(StorecntDscnt,
1941 getLoadcntStorecntBitShift(Version.Major),
1942 getStorecntBitWidth(Version.Major)));
1943 Decoded.set(DS_CNT, unpackBits(StorecntDscnt, getDscntBitShift(Version.Major),
1944 getDscntBitWidth(Version.Major)));
1945 return Decoded;
1946}
1947
1948static unsigned encodeLoadcnt(const IsaVersion &Version, unsigned Waitcnt,
1949 unsigned Loadcnt) {
1950 return packBits(Loadcnt, Waitcnt, getLoadcntStorecntBitShift(Version.Major),
1951 getLoadcntBitWidth(Version.Major));
1952}
1953
1954static unsigned encodeStorecnt(const IsaVersion &Version, unsigned Waitcnt,
1955 unsigned Storecnt) {
1956 return packBits(Storecnt, Waitcnt, getLoadcntStorecntBitShift(Version.Major),
1957 getStorecntBitWidth(Version.Major));
1958}
1959
1960static unsigned encodeDscnt(const IsaVersion &Version, unsigned Waitcnt,
1961 unsigned Dscnt) {
1962 return packBits(Dscnt, Waitcnt, getDscntBitShift(Version.Major),
1963 getDscntBitWidth(Version.Major));
1964}
1965
1966static unsigned encodeLoadcntDscnt(const IsaVersion &Version, unsigned Loadcnt,
1967 unsigned Dscnt) {
1968 unsigned Waitcnt = getCombinedCountBitMask(Version, false);
1969 Waitcnt = encodeLoadcnt(Version, Waitcnt, Loadcnt);
1971 return Waitcnt;
1972}
1973
1974unsigned encodeLoadcntDscnt(const IsaVersion &Version, const Waitcnt &Decoded) {
1975 return encodeLoadcntDscnt(Version, Decoded.get(LOAD_CNT),
1976 Decoded.get(DS_CNT));
1977}
1978
1980 unsigned Storecnt, unsigned Dscnt) {
1981 unsigned Waitcnt = getCombinedCountBitMask(Version, true);
1982 Waitcnt = encodeStorecnt(Version, Waitcnt, Storecnt);
1984 return Waitcnt;
1985}
1986
1988 const Waitcnt &Decoded) {
1989 return encodeStorecntDscnt(Version, Decoded.get(STORE_CNT),
1990 Decoded.get(DS_CNT));
1991}
1992
1993//===----------------------------------------------------------------------===//
1994// Custom Operand Values
1995//===----------------------------------------------------------------------===//
1996
1998 int Size,
1999 const MCSubtargetInfo &STI) {
2000 unsigned Enc = 0;
2001 for (int Idx = 0; Idx < Size; ++Idx) {
2002 const auto &Op = Opr[Idx];
2003 if (Op.isSupported(STI))
2004 Enc |= Op.encode(Op.Default);
2005 }
2006 return Enc;
2007}
2008
2010 int Size, unsigned Code,
2011 bool &HasNonDefaultVal,
2012 const MCSubtargetInfo &STI) {
2013 unsigned UsedOprMask = 0;
2014 HasNonDefaultVal = false;
2015 for (int Idx = 0; Idx < Size; ++Idx) {
2016 const auto &Op = Opr[Idx];
2017 if (!Op.isSupported(STI))
2018 continue;
2019 UsedOprMask |= Op.getMask();
2020 unsigned Val = Op.decode(Code);
2021 if (!Op.isValid(Val))
2022 return false;
2023 HasNonDefaultVal |= (Val != Op.Default);
2024 }
2025 return (Code & ~UsedOprMask) == 0;
2026}
2027
2028static bool decodeCustomOperand(const CustomOperandVal *Opr, int Size,
2029 unsigned Code, int &Idx, StringRef &Name,
2030 unsigned &Val, bool &IsDefault,
2031 const MCSubtargetInfo &STI) {
2032 while (Idx < Size) {
2033 const auto &Op = Opr[Idx++];
2034 if (Op.isSupported(STI)) {
2035 Name = Op.Name;
2036 Val = Op.decode(Code);
2037 IsDefault = (Val == Op.Default);
2038 return true;
2039 }
2040 }
2041
2042 return false;
2043}
2044
2046 int64_t InputVal) {
2047 if (InputVal < 0 || InputVal > Op.Max)
2048 return OPR_VAL_INVALID;
2049 return Op.encode(InputVal);
2050}
2051
2052static int encodeCustomOperand(const CustomOperandVal *Opr, int Size,
2053 const StringRef Name, int64_t InputVal,
2054 unsigned &UsedOprMask,
2055 const MCSubtargetInfo &STI) {
2056 int InvalidId = OPR_ID_UNKNOWN;
2057 for (int Idx = 0; Idx < Size; ++Idx) {
2058 const auto &Op = Opr[Idx];
2059 if (Op.Name == Name) {
2060 if (!Op.isSupported(STI)) {
2061 InvalidId = OPR_ID_UNSUPPORTED;
2062 continue;
2063 }
2064 auto OprMask = Op.getMask();
2065 if (OprMask & UsedOprMask)
2066 return OPR_ID_DUPLICATE;
2067 UsedOprMask |= OprMask;
2068 return encodeCustomOperandVal(Op, InputVal);
2069 }
2070 }
2071 return InvalidId;
2072}
2073
2074//===----------------------------------------------------------------------===//
2075// DepCtr
2076//===----------------------------------------------------------------------===//
2077
2078namespace DepCtr {
2079
2081 static int Default = -1;
2082 if (Default == -1)
2084 return Default;
2085}
2086
2087bool isSymbolicDepCtrEncoding(unsigned Code, bool &HasNonDefaultVal,
2088 const MCSubtargetInfo &STI) {
2090 HasNonDefaultVal, STI);
2091}
2092
2093bool decodeDepCtr(unsigned Code, int &Id, StringRef &Name, unsigned &Val,
2094 bool &IsDefault, const MCSubtargetInfo &STI) {
2095 return decodeCustomOperand(DepCtrInfo, DEP_CTR_SIZE, Code, Id, Name, Val,
2096 IsDefault, STI);
2097}
2098
2099int encodeDepCtr(const StringRef Name, int64_t Val, unsigned &UsedOprMask,
2100 const MCSubtargetInfo &STI) {
2101 return encodeCustomOperand(DepCtrInfo, DEP_CTR_SIZE, Name, Val, UsedOprMask,
2102 STI);
2103}
2104
2105unsigned getVaVdstBitMask() { return (1 << getVaVdstBitWidth()) - 1; }
2106
2107unsigned getVaSdstBitMask() { return (1 << getVaSdstBitWidth()) - 1; }
2108
2109unsigned getVaSsrcBitMask() { return (1 << getVaSsrcBitWidth()) - 1; }
2110
2112 return (1 << getHoldCntWidth(Version.Major, Version.Minor)) - 1;
2113}
2114
2115unsigned getVmVsrcBitMask() { return (1 << getVmVsrcBitWidth()) - 1; }
2116
2117unsigned getVaVccBitMask() { return (1 << getVaVccBitWidth()) - 1; }
2118
2119unsigned getSaSdstBitMask() { return (1 << getSaSdstBitWidth()) - 1; }
2120
2121unsigned decodeFieldVmVsrc(unsigned Encoded) {
2122 return unpackBits(Encoded, getVmVsrcBitShift(), getVmVsrcBitWidth());
2123}
2124
2125unsigned decodeFieldVaVdst(unsigned Encoded) {
2126 return unpackBits(Encoded, getVaVdstBitShift(), getVaVdstBitWidth());
2127}
2128
2129unsigned decodeFieldSaSdst(unsigned Encoded) {
2130 return unpackBits(Encoded, getSaSdstBitShift(), getSaSdstBitWidth());
2131}
2132
2133unsigned decodeFieldVaSdst(unsigned Encoded) {
2134 return unpackBits(Encoded, getVaSdstBitShift(), getVaSdstBitWidth());
2135}
2136
2137unsigned decodeFieldVaVcc(unsigned Encoded) {
2138 return unpackBits(Encoded, getVaVccBitShift(), getVaVccBitWidth());
2139}
2140
2141unsigned decodeFieldVaSsrc(unsigned Encoded) {
2142 return unpackBits(Encoded, getVaSsrcBitShift(), getVaSsrcBitWidth());
2143}
2144
2145unsigned decodeFieldHoldCnt(unsigned Encoded, const IsaVersion &Version) {
2146 return unpackBits(Encoded, getHoldCntBitShift(),
2147 getHoldCntWidth(Version.Major, Version.Minor));
2148}
2149
2150unsigned encodeFieldVmVsrc(unsigned Encoded, unsigned VmVsrc) {
2151 return packBits(VmVsrc, Encoded, getVmVsrcBitShift(), getVmVsrcBitWidth());
2152}
2153
2154unsigned encodeFieldVmVsrc(unsigned VmVsrc, const MCSubtargetInfo &STI) {
2155 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2156 return encodeFieldVmVsrc(Encoded, VmVsrc);
2157}
2158
2159unsigned encodeFieldVaVdst(unsigned Encoded, unsigned VaVdst) {
2160 return packBits(VaVdst, Encoded, getVaVdstBitShift(), getVaVdstBitWidth());
2161}
2162
2163unsigned encodeFieldVaVdst(unsigned VaVdst, const MCSubtargetInfo &STI) {
2164 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2165 return encodeFieldVaVdst(Encoded, VaVdst);
2166}
2167
2168unsigned encodeFieldSaSdst(unsigned Encoded, unsigned SaSdst) {
2169 return packBits(SaSdst, Encoded, getSaSdstBitShift(), getSaSdstBitWidth());
2170}
2171
2172unsigned encodeFieldSaSdst(unsigned SaSdst, const MCSubtargetInfo &STI) {
2173 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2174 return encodeFieldSaSdst(Encoded, SaSdst);
2175}
2176
2177unsigned encodeFieldVaSdst(unsigned Encoded, unsigned VaSdst) {
2178 return packBits(VaSdst, Encoded, getVaSdstBitShift(), getVaSdstBitWidth());
2179}
2180
2181unsigned encodeFieldVaSdst(unsigned VaSdst, const MCSubtargetInfo &STI) {
2182 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2183 return encodeFieldVaSdst(Encoded, VaSdst);
2184}
2185
2186unsigned encodeFieldVaVcc(unsigned Encoded, unsigned VaVcc) {
2187 return packBits(VaVcc, Encoded, getVaVccBitShift(), getVaVccBitWidth());
2188}
2189
2190unsigned encodeFieldVaVcc(unsigned VaVcc, const MCSubtargetInfo &STI) {
2191 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2192 return encodeFieldVaVcc(Encoded, VaVcc);
2193}
2194
2195unsigned encodeFieldVaSsrc(unsigned Encoded, unsigned VaSsrc) {
2196 return packBits(VaSsrc, Encoded, getVaSsrcBitShift(), getVaSsrcBitWidth());
2197}
2198
2199unsigned encodeFieldVaSsrc(unsigned VaSsrc, const MCSubtargetInfo &STI) {
2200 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2201 return encodeFieldVaSsrc(Encoded, VaSsrc);
2202}
2203
2204unsigned encodeFieldHoldCnt(unsigned Encoded, unsigned HoldCnt,
2205 const IsaVersion &Version) {
2206 return packBits(HoldCnt, Encoded, getHoldCntBitShift(),
2207 getHoldCntWidth(Version.Major, Version.Minor));
2208}
2209
2210unsigned encodeFieldHoldCnt(unsigned HoldCnt, const MCSubtargetInfo &STI) {
2211 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2212 return encodeFieldHoldCnt(Encoded, HoldCnt, getIsaVersion(STI.getCPU()));
2213}
2214
2215} // namespace DepCtr
2216
2217//===----------------------------------------------------------------------===//
2218// exp tgt
2219//===----------------------------------------------------------------------===//
2220
2221namespace Exp {
2222
2223struct ExpTgt {
2225 unsigned Tgt;
2226 unsigned MaxIndex;
2227};
2228
2229// clang-format off
2230static constexpr ExpTgt ExpTgtInfo[] = {
2231 {{"null"}, ET_NULL, ET_NULL_MAX_IDX},
2232 {{"mrtz"}, ET_MRTZ, ET_MRTZ_MAX_IDX},
2233 {{"prim"}, ET_PRIM, ET_PRIM_MAX_IDX},
2234 {{"mrt"}, ET_MRT0, ET_MRT_MAX_IDX},
2235 {{"pos"}, ET_POS0, ET_POS_MAX_IDX},
2236 {{"dual_src_blend"},ET_DUAL_SRC_BLEND0, ET_DUAL_SRC_BLEND_MAX_IDX},
2237 {{"param"}, ET_PARAM0, ET_PARAM_MAX_IDX},
2238};
2239// clang-format on
2240
2241bool getTgtName(unsigned Id, StringRef &Name, int &Index) {
2242 for (const ExpTgt &Val : ExpTgtInfo) {
2243 if (Val.Tgt <= Id && Id <= Val.Tgt + Val.MaxIndex) {
2244 Index = (Val.MaxIndex == 0) ? -1 : (Id - Val.Tgt);
2245 Name = Val.Name;
2246 return true;
2247 }
2248 }
2249 return false;
2250}
2251
2252unsigned getTgtId(const StringRef Name) {
2253
2254 for (const ExpTgt &Val : ExpTgtInfo) {
2255 if (Val.MaxIndex == 0 && Name == Val.Name)
2256 return Val.Tgt;
2257
2258 if (Val.MaxIndex > 0 && Name.starts_with(Val.Name)) {
2259 StringRef Suffix = Name.drop_front(Val.Name.size());
2260
2261 unsigned Id;
2262 if (Suffix.getAsInteger(10, Id) || Id > Val.MaxIndex)
2263 return ET_INVALID;
2264
2265 // Disable leading zeroes
2266 if (Suffix.size() > 1 && Suffix[0] == '0')
2267 return ET_INVALID;
2268
2269 return Val.Tgt + Id;
2270 }
2271 }
2272 return ET_INVALID;
2273}
2274
2275bool isSupportedTgtId(unsigned Id, const MCSubtargetInfo &STI) {
2276 switch (Id) {
2277 case ET_NULL:
2278 return !isGFX11Plus(STI);
2279 case ET_POS4:
2280 case ET_PRIM:
2281 return isGFX10Plus(STI);
2282 case ET_DUAL_SRC_BLEND0:
2283 case ET_DUAL_SRC_BLEND1:
2284 return isGFX11Plus(STI);
2285 default:
2286 if (Id >= ET_PARAM0 && Id <= ET_PARAM31)
2287 return !isGFX11Plus(STI) || isGFX13Plus(STI);
2288 return true;
2289 }
2290}
2291
2292} // namespace Exp
2293
2294//===----------------------------------------------------------------------===//
2295// MTBUF Format
2296//===----------------------------------------------------------------------===//
2297
2298namespace MTBUFFormat {
2299
2300int64_t getDfmt(const StringRef Name) {
2301 for (int Id = DFMT_MIN; Id <= DFMT_MAX; ++Id) {
2302 if (Name == DfmtSymbolic[Id])
2303 return Id;
2304 }
2305 return DFMT_UNDEF;
2306}
2307
2309 assert(Id <= DFMT_MAX);
2310 return DfmtSymbolic[Id];
2311}
2312
2314 if (isSI(STI) || isCI(STI))
2315 return NfmtSymbolicSICI;
2316 if (isVI(STI) || isGFX9(STI))
2317 return NfmtSymbolicVI;
2318 return NfmtSymbolicGFX10;
2319}
2320
2321int64_t getNfmt(const StringRef Name, const MCSubtargetInfo &STI) {
2322 const auto *lookupTable = getNfmtLookupTable(STI);
2323 for (int Id = NFMT_MIN; Id <= NFMT_MAX; ++Id) {
2324 if (Name == lookupTable[Id])
2325 return Id;
2326 }
2327 return NFMT_UNDEF;
2328}
2329
2330StringRef getNfmtName(unsigned Id, const MCSubtargetInfo &STI) {
2331 assert(Id <= NFMT_MAX);
2332 return getNfmtLookupTable(STI)[Id];
2333}
2334
2335bool isValidDfmtNfmt(unsigned Id, const MCSubtargetInfo &STI) {
2336 unsigned Dfmt;
2337 unsigned Nfmt;
2338 decodeDfmtNfmt(Id, Dfmt, Nfmt);
2339 return isValidNfmt(Nfmt, STI);
2340}
2341
2342bool isValidNfmt(unsigned Id, const MCSubtargetInfo &STI) {
2343 return !getNfmtName(Id, STI).empty();
2344}
2345
2346int64_t encodeDfmtNfmt(unsigned Dfmt, unsigned Nfmt) {
2347 return (Dfmt << DFMT_SHIFT) | (Nfmt << NFMT_SHIFT);
2348}
2349
2350void decodeDfmtNfmt(unsigned Format, unsigned &Dfmt, unsigned &Nfmt) {
2351 Dfmt = (Format >> DFMT_SHIFT) & DFMT_MASK;
2352 Nfmt = (Format >> NFMT_SHIFT) & NFMT_MASK;
2353}
2354
2355int64_t getUnifiedFormat(const StringRef Name, const MCSubtargetInfo &STI) {
2356 if (isGFX11Plus(STI)) {
2357 for (int Id = UfmtGFX11::UFMT_FIRST; Id <= UfmtGFX11::UFMT_LAST; ++Id) {
2358 if (Name == UfmtSymbolicGFX11[Id])
2359 return Id;
2360 }
2361 } else {
2362 for (int Id = UfmtGFX10::UFMT_FIRST; Id <= UfmtGFX10::UFMT_LAST; ++Id) {
2363 if (Name == UfmtSymbolicGFX10[Id])
2364 return Id;
2365 }
2366 }
2367 return UFMT_UNDEF;
2368}
2369
2371 if (isValidUnifiedFormat(Id, STI))
2372 return isGFX10(STI) ? UfmtSymbolicGFX10[Id] : UfmtSymbolicGFX11[Id];
2373 return "";
2374}
2375
2376bool isValidUnifiedFormat(unsigned Id, const MCSubtargetInfo &STI) {
2377 return isGFX10(STI) ? Id <= UfmtGFX10::UFMT_LAST : Id <= UfmtGFX11::UFMT_LAST;
2378}
2379
2380int64_t convertDfmtNfmt2Ufmt(unsigned Dfmt, unsigned Nfmt,
2381 const MCSubtargetInfo &STI) {
2382 int64_t Fmt = encodeDfmtNfmt(Dfmt, Nfmt);
2383 if (isGFX11Plus(STI)) {
2384 for (int Id = UfmtGFX11::UFMT_FIRST; Id <= UfmtGFX11::UFMT_LAST; ++Id) {
2385 if (Fmt == DfmtNfmt2UFmtGFX11[Id])
2386 return Id;
2387 }
2388 } else {
2389 for (int Id = UfmtGFX10::UFMT_FIRST; Id <= UfmtGFX10::UFMT_LAST; ++Id) {
2390 if (Fmt == DfmtNfmt2UFmtGFX10[Id])
2391 return Id;
2392 }
2393 }
2394 return UFMT_UNDEF;
2395}
2396
2397bool isValidFormatEncoding(unsigned Val, const MCSubtargetInfo &STI) {
2398 return isGFX10Plus(STI) ? (Val <= UFMT_MAX) : (Val <= DFMT_NFMT_MAX);
2399}
2400
2402 if (isGFX10Plus(STI))
2403 return UFMT_DEFAULT;
2404 return DFMT_NFMT_DEFAULT;
2405}
2406
2407} // namespace MTBUFFormat
2408
2409//===----------------------------------------------------------------------===//
2410// SendMsg
2411//===----------------------------------------------------------------------===//
2412
2413namespace SendMsg {
2414
2418
2419bool isValidMsgId(int64_t MsgId, const MCSubtargetInfo &STI) {
2420 return (MsgId & ~(getMsgIdMask(STI))) == 0;
2421}
2422
2423bool isValidMsgOp(int64_t MsgId, int64_t OpId, const MCSubtargetInfo &STI,
2424 bool Strict) {
2425 assert(isValidMsgId(MsgId, STI));
2426
2427 if (!Strict)
2428 return 0 <= OpId && isUInt<OP_WIDTH_>(OpId);
2429
2430 if (msgRequiresOp(MsgId, STI)) {
2431 if (MsgId == ID_GS_PreGFX11 && OpId == OP_GS_NOP)
2432 return false;
2433
2434 return !getMsgOpName(MsgId, OpId, STI).empty();
2435 }
2436
2437 return OpId == OP_NONE_;
2438}
2439
2440bool isValidMsgStream(int64_t MsgId, int64_t OpId, int64_t StreamId,
2441 const MCSubtargetInfo &STI, bool Strict) {
2442 assert(isValidMsgOp(MsgId, OpId, STI, Strict));
2443
2444 if (!Strict)
2446
2447 if (!isGFX11Plus(STI)) {
2448 switch (MsgId) {
2449 case ID_GS_PreGFX11:
2452 return (OpId == OP_GS_NOP)
2455 }
2456 }
2457 return StreamId == STREAM_ID_NONE_;
2458}
2459
2460bool msgRequiresOp(int64_t MsgId, const MCSubtargetInfo &STI) {
2461 return MsgId == ID_SYSMSG ||
2462 (!isGFX11Plus(STI) &&
2463 (MsgId == ID_GS_PreGFX11 || MsgId == ID_GS_DONE_PreGFX11));
2464}
2465
2466bool msgSupportsStream(int64_t MsgId, int64_t OpId,
2467 const MCSubtargetInfo &STI) {
2468 return !isGFX11Plus(STI) &&
2469 (MsgId == ID_GS_PreGFX11 || MsgId == ID_GS_DONE_PreGFX11) &&
2470 OpId != OP_GS_NOP;
2471}
2472
2473void decodeMsg(unsigned Val, uint16_t &MsgId, uint16_t &OpId,
2474 uint16_t &StreamId, const MCSubtargetInfo &STI) {
2475 MsgId = Val & getMsgIdMask(STI);
2476 if (isGFX11Plus(STI)) {
2477 OpId = 0;
2478 StreamId = 0;
2479 } else {
2480 OpId = (Val & OP_MASK_) >> OP_SHIFT_;
2482 }
2483}
2484
2486 return MsgId | (OpId << OP_SHIFT_) | (StreamId << STREAM_ID_SHIFT_);
2487}
2488
2489} // namespace SendMsg
2490
2491//===----------------------------------------------------------------------===//
2492//
2493//===----------------------------------------------------------------------===//
2494
2496 return F.getFnAttributeAsParsedInteger("InitialPSInputAddr", 0);
2497}
2498
2500 // As a safe default always respond as if PS has color exports.
2501 return F.getFnAttributeAsParsedInteger(
2502 "amdgpu-color-export",
2503 F.getCallingConv() == CallingConv::AMDGPU_PS ? 1 : 0) != 0;
2504}
2505
2507 return F.getFnAttributeAsParsedInteger("amdgpu-depth-export", 0) != 0;
2508}
2509
2511 unsigned BlockSize =
2512 F.getFnAttributeAsParsedInteger("amdgpu-dynamic-vgpr-block-size", 0);
2513
2514 if (BlockSize == 16 || BlockSize == 32)
2515 return BlockSize;
2516
2517 return 0;
2518}
2519
2520bool hasXNACK(const MCSubtargetInfo &STI) {
2521 return STI.hasFeature(AMDGPU::FeatureXNACK);
2522}
2523
2524bool hasSRAMECC(const MCSubtargetInfo &STI) {
2525 return STI.hasFeature(AMDGPU::FeatureSRAMECC);
2526}
2527
2529 return STI.hasFeature(AMDGPU::FeatureMIMG_R128) &&
2530 !STI.hasFeature(AMDGPU::FeatureR128A16);
2531}
2532
2533bool hasA16(const MCSubtargetInfo &STI) {
2534 return STI.hasFeature(AMDGPU::FeatureA16);
2535}
2536
2537bool hasG16(const MCSubtargetInfo &STI) {
2538 return STI.hasFeature(AMDGPU::FeatureG16);
2539}
2540
2542 return !STI.hasFeature(AMDGPU::FeatureUnpackedD16VMem) && !isCI(STI) &&
2543 !isSI(STI);
2544}
2545
2546bool hasGDS(const MCSubtargetInfo &STI) {
2547 return STI.hasFeature(AMDGPU::FeatureGDS);
2548}
2549
2550unsigned getNSAMaxSize(const MCSubtargetInfo &STI, bool HasSampler) {
2551 auto Version = getIsaVersion(STI.getCPU());
2552 if (Version.Major == 10)
2553 return Version.Minor >= 3 ? 13 : 5;
2554 if (Version.Major == 11)
2555 return 5;
2556 if (Version.Major >= 12)
2557 return HasSampler ? 4 : 5;
2558 return 0;
2559}
2560
2562 if (isGFX1250Plus(STI))
2563 return 32;
2564 return 16;
2565}
2566
2567bool isSI(const MCSubtargetInfo &STI) {
2568 return STI.hasFeature(AMDGPU::FeatureSouthernIslands);
2569}
2570
2571bool isCI(const MCSubtargetInfo &STI) {
2572 return STI.hasFeature(AMDGPU::FeatureSeaIslands);
2573}
2574
2575bool isVI(const MCSubtargetInfo &STI) {
2576 return STI.hasFeature(AMDGPU::FeatureVolcanicIslands);
2577}
2578
2579bool isGFX9(const MCSubtargetInfo &STI) {
2580 return STI.hasFeature(AMDGPU::FeatureGFX9);
2581}
2582
2584 return isGFX9(STI) || isGFX10(STI);
2585}
2586
2588 return isGFX9(STI) || isGFX10(STI) || isGFX11(STI);
2589}
2590
2592 return isVI(STI) || isGFX9(STI) || isGFX10(STI);
2593}
2594
2595bool isGFX8Plus(const MCSubtargetInfo &STI) {
2596 return isVI(STI) || isGFX9Plus(STI);
2597}
2598
2599bool isGFX9Plus(const MCSubtargetInfo &STI) {
2600 return isGFX9(STI) || isGFX10Plus(STI);
2601}
2602
2603bool isNotGFX9Plus(const MCSubtargetInfo &STI) { return !isGFX9Plus(STI); }
2604
2605bool isGFX10(const MCSubtargetInfo &STI) {
2606 return STI.hasFeature(AMDGPU::FeatureGFX10);
2607}
2608
2610 return isGFX10(STI) || isGFX11(STI);
2611}
2612
2614 return isGFX10(STI) || isGFX11Plus(STI);
2615}
2616
2617bool isGFX11(const MCSubtargetInfo &STI) {
2618 return STI.hasFeature(AMDGPU::FeatureGFX11);
2619}
2620
2621bool isGFX1170(const MCSubtargetInfo &STI) {
2622 return isGFX11(STI) && STI.hasFeature(AMDGPU::FeatureWMMA128bInsts);
2623}
2624
2626 return isGFX11(STI) || isGFX12Plus(STI);
2627}
2628
2629bool isGFX12(const MCSubtargetInfo &STI) {
2630 return STI.getFeatureBits()[AMDGPU::FeatureGFX12];
2631}
2632
2634 return isGFX12(STI) || isGFX13Plus(STI);
2635}
2636
2637bool isNotGFX12Plus(const MCSubtargetInfo &STI) { return !isGFX12Plus(STI); }
2638
2639bool isGFX1250(const MCSubtargetInfo &STI) {
2640 return STI.getFeatureBits()[AMDGPU::FeatureGFX1250Insts] && !isGFX13(STI);
2641}
2642
2644 return STI.getFeatureBits()[AMDGPU::FeatureGFX1250Insts];
2645}
2646
2647bool isGFX13(const MCSubtargetInfo &STI) {
2648 return STI.getFeatureBits()[AMDGPU::FeatureGFX13];
2649}
2650
2651bool isGFX13Plus(const MCSubtargetInfo &STI) { return isGFX13(STI); }
2652
2654 if (isGFX1250(STI))
2655 return false;
2656 return isGFX10Plus(STI);
2657}
2658
2659bool isNotGFX11Plus(const MCSubtargetInfo &STI) { return !isGFX11Plus(STI); }
2660
2662 return isSI(STI) || isCI(STI) || isVI(STI) || isGFX9(STI);
2663}
2664
2666 return isGFX10(STI) && !AMDGPU::isGFX10_BEncoding(STI);
2667}
2668
2670 return STI.hasFeature(AMDGPU::FeatureGCN3Encoding);
2671}
2672
2674 return STI.hasFeature(AMDGPU::FeatureGFX10_AEncoding);
2675}
2676
2678 return STI.hasFeature(AMDGPU::FeatureGFX10_BEncoding);
2679}
2680
2682 return STI.hasFeature(AMDGPU::FeatureGFX10_3Insts);
2683}
2684
2686 return isGFX10_BEncoding(STI) && !isGFX12Plus(STI);
2687}
2688
2689bool isGFX90A(const MCSubtargetInfo &STI) {
2690 return STI.hasFeature(AMDGPU::FeatureGFX90AInsts);
2691}
2692
2693bool isGFX940(const MCSubtargetInfo &STI) {
2694 return STI.hasFeature(AMDGPU::FeatureGFX940Insts);
2695}
2696
2698 return STI.hasFeature(AMDGPU::FeatureArchitectedFlatScratch);
2699}
2700
2702 return STI.hasFeature(AMDGPU::FeatureMAIInsts);
2703}
2704
2705bool hasVOPD(const MCSubtargetInfo &STI) {
2706 return STI.hasFeature(AMDGPU::FeatureVOPDInsts);
2707}
2708
2710 return STI.hasFeature(AMDGPU::FeatureDPPSrc1SGPR);
2711}
2712
2714 return STI.hasFeature(AMDGPU::FeatureKernargPreload);
2715}
2716
2717int32_t getTotalNumVGPRs(bool has90AInsts, int32_t ArgNumAGPR,
2718 int32_t ArgNumVGPR) {
2719 if (has90AInsts && ArgNumAGPR)
2720 return alignTo(ArgNumVGPR, 4) + ArgNumAGPR;
2721 return std::max(ArgNumVGPR, ArgNumAGPR);
2722}
2723
2725 const MCRegisterClass SGPRClass = TRI->getRegClass(AMDGPU::SReg_32RegClassID);
2726 const MCRegister FirstSubReg = TRI->getSubReg(Reg, AMDGPU::sub0);
2727 return SGPRClass.contains(FirstSubReg != 0 ? FirstSubReg : Reg) ||
2728 Reg == AMDGPU::SCC;
2729}
2730
2732 return MRI.getEncodingValue(Reg) & AMDGPU::HWEncoding::IS_HI16;
2733}
2734
2735#define MAP_REG2REG \
2736 using namespace AMDGPU; \
2737 switch (Reg.id()) { \
2738 default: \
2739 return Reg; \
2740 CASE_CI_VI(FLAT_SCR) \
2741 CASE_CI_VI(FLAT_SCR_LO) \
2742 CASE_CI_VI(FLAT_SCR_HI) \
2743 CASE_VI_GFX9PLUS(TTMP0) \
2744 CASE_VI_GFX9PLUS(TTMP1) \
2745 CASE_VI_GFX9PLUS(TTMP2) \
2746 CASE_VI_GFX9PLUS(TTMP3) \
2747 CASE_VI_GFX9PLUS(TTMP4) \
2748 CASE_VI_GFX9PLUS(TTMP5) \
2749 CASE_VI_GFX9PLUS(TTMP6) \
2750 CASE_VI_GFX9PLUS(TTMP7) \
2751 CASE_VI_GFX9PLUS(TTMP8) \
2752 CASE_VI_GFX9PLUS(TTMP9) \
2753 CASE_VI_GFX9PLUS(TTMP10) \
2754 CASE_VI_GFX9PLUS(TTMP11) \
2755 CASE_VI_GFX9PLUS(TTMP12) \
2756 CASE_VI_GFX9PLUS(TTMP13) \
2757 CASE_VI_GFX9PLUS(TTMP14) \
2758 CASE_VI_GFX9PLUS(TTMP15) \
2759 CASE_VI_GFX9PLUS(TTMP0_TTMP1) \
2760 CASE_VI_GFX9PLUS(TTMP2_TTMP3) \
2761 CASE_VI_GFX9PLUS(TTMP4_TTMP5) \
2762 CASE_VI_GFX9PLUS(TTMP6_TTMP7) \
2763 CASE_VI_GFX9PLUS(TTMP8_TTMP9) \
2764 CASE_VI_GFX9PLUS(TTMP10_TTMP11) \
2765 CASE_VI_GFX9PLUS(TTMP12_TTMP13) \
2766 CASE_VI_GFX9PLUS(TTMP14_TTMP15) \
2767 CASE_VI_GFX9PLUS(TTMP0_TTMP1_TTMP2_TTMP3) \
2768 CASE_VI_GFX9PLUS(TTMP4_TTMP5_TTMP6_TTMP7) \
2769 CASE_VI_GFX9PLUS(TTMP8_TTMP9_TTMP10_TTMP11) \
2770 CASE_VI_GFX9PLUS(TTMP12_TTMP13_TTMP14_TTMP15) \
2771 CASE_VI_GFX9PLUS(TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7) \
2772 CASE_VI_GFX9PLUS(TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11) \
2773 CASE_VI_GFX9PLUS(TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \
2774 CASE_VI_GFX9PLUS( \
2775 TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \
2776 CASE_GFXPRE11_GFX11PLUS(M0) \
2777 CASE_GFXPRE11_GFX11PLUS(SGPR_NULL) \
2778 CASE_GFXPRE11_GFX11PLUS_TO(SGPR_NULL64, SGPR_NULL) \
2779 }
2780
2781#define CASE_CI_VI(node) \
2782 assert(!isSI(STI)); \
2783 case node: \
2784 return isCI(STI) ? node##_ci : node##_vi;
2785
2786#define CASE_VI_GFX9PLUS(node) \
2787 case node: \
2788 return isGFX9Plus(STI) ? node##_gfx9plus : node##_vi;
2789
2790#define CASE_GFXPRE11_GFX11PLUS(node) \
2791 case node: \
2792 return isGFX11Plus(STI) ? node##_gfx11plus : node##_gfxpre11;
2793
2794#define CASE_GFXPRE11_GFX11PLUS_TO(node, result) \
2795 case node: \
2796 return isGFX11Plus(STI) ? result##_gfx11plus : result##_gfxpre11;
2797
2799 if (STI.getTargetTriple().getArch() == Triple::r600)
2800 return Reg;
2802}
2803
2804#undef CASE_CI_VI
2805#undef CASE_VI_GFX9PLUS
2806#undef CASE_GFXPRE11_GFX11PLUS
2807#undef CASE_GFXPRE11_GFX11PLUS_TO
2808
2809#define CASE_CI_VI(node) \
2810 case node##_ci: \
2811 case node##_vi: \
2812 return node;
2813#define CASE_VI_GFX9PLUS(node) \
2814 case node##_vi: \
2815 case node##_gfx9plus: \
2816 return node;
2817#define CASE_GFXPRE11_GFX11PLUS(node) \
2818 case node##_gfx11plus: \
2819 case node##_gfxpre11: \
2820 return node;
2821#define CASE_GFXPRE11_GFX11PLUS_TO(node, result)
2822
2824
2826 switch (Reg.id()) {
2827 case AMDGPU::SRC_SHARED_BASE_LO:
2828 case AMDGPU::SRC_SHARED_BASE:
2829 case AMDGPU::SRC_SHARED_LIMIT_LO:
2830 case AMDGPU::SRC_SHARED_LIMIT:
2831 case AMDGPU::SRC_PRIVATE_BASE_LO:
2832 case AMDGPU::SRC_PRIVATE_BASE:
2833 case AMDGPU::SRC_PRIVATE_LIMIT_LO:
2834 case AMDGPU::SRC_PRIVATE_LIMIT:
2835 case AMDGPU::SRC_FLAT_SCRATCH_BASE_LO:
2836 case AMDGPU::SRC_FLAT_SCRATCH_BASE_HI:
2837 case AMDGPU::SRC_POPS_EXITING_WAVE_ID:
2838 return true;
2839 case AMDGPU::SRC_VCCZ:
2840 case AMDGPU::SRC_EXECZ:
2841 case AMDGPU::SRC_SCC:
2842 return true;
2843 case AMDGPU::SGPR_NULL:
2844 return true;
2845 default:
2846 return false;
2847 }
2848}
2849
2850#undef CASE_CI_VI
2851#undef CASE_VI_GFX9PLUS
2852#undef CASE_GFXPRE11_GFX11PLUS
2853#undef CASE_GFXPRE11_GFX11PLUS_TO
2854#undef MAP_REG2REG
2855
2856bool isKImmOperand(const MCInstrDesc &Desc, unsigned OpNo) {
2857 assert(OpNo < Desc.NumOperands);
2858 unsigned OpType = Desc.operands()[OpNo].OperandType;
2859 return OpType >= AMDGPU::OPERAND_KIMM_FIRST &&
2860 OpType <= AMDGPU::OPERAND_KIMM_LAST;
2861}
2862
2863bool isSISrcFPOperand(const MCInstrDesc &Desc, unsigned OpNo) {
2864 assert(OpNo < Desc.NumOperands);
2865 unsigned OpType = Desc.operands()[OpNo].OperandType;
2866 switch (OpType) {
2880 return true;
2881 default:
2882 return false;
2883 }
2884}
2885
2886bool isSISrcInlinableOperand(const MCInstrDesc &Desc, unsigned OpNo) {
2887 assert(OpNo < Desc.NumOperands);
2888 unsigned OpType = Desc.operands()[OpNo].OperandType;
2889 return (OpType >= AMDGPU::OPERAND_REG_INLINE_C_FIRST &&
2893}
2894
2895// Avoid using MCRegisterClass::getSize, since that function will go away
2896// (move from MC* level to Target* level). Return size in bits.
2897unsigned getRegBitWidth(unsigned RCID) {
2898 switch (RCID) {
2899 case AMDGPU::VGPR_16RegClassID:
2900 case AMDGPU::VGPR_16_Lo128RegClassID:
2901 case AMDGPU::SGPR_LO16RegClassID:
2902 case AMDGPU::AGPR_LO16RegClassID:
2903 return 16;
2904 case AMDGPU::SGPR_32RegClassID:
2905 case AMDGPU::VGPR_32RegClassID:
2906 case AMDGPU::VGPR_32_Lo256RegClassID:
2907 case AMDGPU::VRegOrLds_32RegClassID:
2908 case AMDGPU::AGPR_32RegClassID:
2909 case AMDGPU::VS_32RegClassID:
2910 case AMDGPU::AV_32RegClassID:
2911 case AMDGPU::SReg_32RegClassID:
2912 case AMDGPU::SReg_32_XM0RegClassID:
2913 case AMDGPU::SRegOrLds_32RegClassID:
2914 return 32;
2915 case AMDGPU::SGPR_64RegClassID:
2916 case AMDGPU::VS_64RegClassID:
2917 case AMDGPU::SReg_64RegClassID:
2918 case AMDGPU::VReg_64RegClassID:
2919 case AMDGPU::AReg_64RegClassID:
2920 case AMDGPU::SReg_64_XEXECRegClassID:
2921 case AMDGPU::VReg_64_Align2RegClassID:
2922 case AMDGPU::AReg_64_Align2RegClassID:
2923 case AMDGPU::AV_64RegClassID:
2924 case AMDGPU::AV_64_Align2RegClassID:
2925 case AMDGPU::VReg_64_Lo256_Align2RegClassID:
2926 case AMDGPU::VS_64_Lo256RegClassID:
2927 return 64;
2928 case AMDGPU::SGPR_96RegClassID:
2929 case AMDGPU::SReg_96RegClassID:
2930 case AMDGPU::VReg_96RegClassID:
2931 case AMDGPU::AReg_96RegClassID:
2932 case AMDGPU::VReg_96_Align2RegClassID:
2933 case AMDGPU::AReg_96_Align2RegClassID:
2934 case AMDGPU::AV_96RegClassID:
2935 case AMDGPU::AV_96_Align2RegClassID:
2936 case AMDGPU::VReg_96_Lo256_Align2RegClassID:
2937 return 96;
2938 case AMDGPU::SGPR_128RegClassID:
2939 case AMDGPU::SReg_128RegClassID:
2940 case AMDGPU::VReg_128RegClassID:
2941 case AMDGPU::AReg_128RegClassID:
2942 case AMDGPU::VReg_128_Align2RegClassID:
2943 case AMDGPU::AReg_128_Align2RegClassID:
2944 case AMDGPU::AV_128RegClassID:
2945 case AMDGPU::AV_128_Align2RegClassID:
2946 case AMDGPU::SReg_128_XNULLRegClassID:
2947 case AMDGPU::VReg_128_Lo256_Align2RegClassID:
2948 return 128;
2949 case AMDGPU::SGPR_160RegClassID:
2950 case AMDGPU::SReg_160RegClassID:
2951 case AMDGPU::VReg_160RegClassID:
2952 case AMDGPU::AReg_160RegClassID:
2953 case AMDGPU::VReg_160_Align2RegClassID:
2954 case AMDGPU::AReg_160_Align2RegClassID:
2955 case AMDGPU::AV_160RegClassID:
2956 case AMDGPU::AV_160_Align2RegClassID:
2957 case AMDGPU::VReg_160_Lo256_Align2RegClassID:
2958 return 160;
2959 case AMDGPU::SGPR_192RegClassID:
2960 case AMDGPU::SReg_192RegClassID:
2961 case AMDGPU::VReg_192RegClassID:
2962 case AMDGPU::AReg_192RegClassID:
2963 case AMDGPU::VReg_192_Align2RegClassID:
2964 case AMDGPU::AReg_192_Align2RegClassID:
2965 case AMDGPU::AV_192RegClassID:
2966 case AMDGPU::AV_192_Align2RegClassID:
2967 case AMDGPU::VReg_192_Lo256_Align2RegClassID:
2968 return 192;
2969 case AMDGPU::SGPR_224RegClassID:
2970 case AMDGPU::SReg_224RegClassID:
2971 case AMDGPU::VReg_224RegClassID:
2972 case AMDGPU::AReg_224RegClassID:
2973 case AMDGPU::VReg_224_Align2RegClassID:
2974 case AMDGPU::AReg_224_Align2RegClassID:
2975 case AMDGPU::AV_224RegClassID:
2976 case AMDGPU::AV_224_Align2RegClassID:
2977 case AMDGPU::VReg_224_Lo256_Align2RegClassID:
2978 return 224;
2979 case AMDGPU::SGPR_256RegClassID:
2980 case AMDGPU::SReg_256RegClassID:
2981 case AMDGPU::VReg_256RegClassID:
2982 case AMDGPU::AReg_256RegClassID:
2983 case AMDGPU::VReg_256_Align2RegClassID:
2984 case AMDGPU::AReg_256_Align2RegClassID:
2985 case AMDGPU::AV_256RegClassID:
2986 case AMDGPU::AV_256_Align2RegClassID:
2987 case AMDGPU::SReg_256_XNULLRegClassID:
2988 case AMDGPU::VReg_256_Lo256_Align2RegClassID:
2989 return 256;
2990 case AMDGPU::SGPR_288RegClassID:
2991 case AMDGPU::SReg_288RegClassID:
2992 case AMDGPU::VReg_288RegClassID:
2993 case AMDGPU::AReg_288RegClassID:
2994 case AMDGPU::VReg_288_Align2RegClassID:
2995 case AMDGPU::AReg_288_Align2RegClassID:
2996 case AMDGPU::AV_288RegClassID:
2997 case AMDGPU::AV_288_Align2RegClassID:
2998 case AMDGPU::VReg_288_Lo256_Align2RegClassID:
2999 return 288;
3000 case AMDGPU::SGPR_320RegClassID:
3001 case AMDGPU::SReg_320RegClassID:
3002 case AMDGPU::VReg_320RegClassID:
3003 case AMDGPU::AReg_320RegClassID:
3004 case AMDGPU::VReg_320_Align2RegClassID:
3005 case AMDGPU::AReg_320_Align2RegClassID:
3006 case AMDGPU::AV_320RegClassID:
3007 case AMDGPU::AV_320_Align2RegClassID:
3008 case AMDGPU::VReg_320_Lo256_Align2RegClassID:
3009 return 320;
3010 case AMDGPU::SGPR_352RegClassID:
3011 case AMDGPU::SReg_352RegClassID:
3012 case AMDGPU::VReg_352RegClassID:
3013 case AMDGPU::AReg_352RegClassID:
3014 case AMDGPU::VReg_352_Align2RegClassID:
3015 case AMDGPU::AReg_352_Align2RegClassID:
3016 case AMDGPU::AV_352RegClassID:
3017 case AMDGPU::AV_352_Align2RegClassID:
3018 case AMDGPU::VReg_352_Lo256_Align2RegClassID:
3019 return 352;
3020 case AMDGPU::SGPR_384RegClassID:
3021 case AMDGPU::SReg_384RegClassID:
3022 case AMDGPU::VReg_384RegClassID:
3023 case AMDGPU::AReg_384RegClassID:
3024 case AMDGPU::VReg_384_Align2RegClassID:
3025 case AMDGPU::AReg_384_Align2RegClassID:
3026 case AMDGPU::AV_384RegClassID:
3027 case AMDGPU::AV_384_Align2RegClassID:
3028 case AMDGPU::VReg_384_Lo256_Align2RegClassID:
3029 return 384;
3030 case AMDGPU::SGPR_512RegClassID:
3031 case AMDGPU::SReg_512RegClassID:
3032 case AMDGPU::VReg_512RegClassID:
3033 case AMDGPU::AReg_512RegClassID:
3034 case AMDGPU::VReg_512_Align2RegClassID:
3035 case AMDGPU::AReg_512_Align2RegClassID:
3036 case AMDGPU::AV_512RegClassID:
3037 case AMDGPU::AV_512_Align2RegClassID:
3038 case AMDGPU::VReg_512_Lo256_Align2RegClassID:
3039 return 512;
3040 case AMDGPU::SGPR_1024RegClassID:
3041 case AMDGPU::SReg_1024RegClassID:
3042 case AMDGPU::VReg_1024RegClassID:
3043 case AMDGPU::AReg_1024RegClassID:
3044 case AMDGPU::VReg_1024_Align2RegClassID:
3045 case AMDGPU::AReg_1024_Align2RegClassID:
3046 case AMDGPU::AV_1024RegClassID:
3047 case AMDGPU::AV_1024_Align2RegClassID:
3048 case AMDGPU::VReg_1024_Lo256_Align2RegClassID:
3049 return 1024;
3050 default:
3051 llvm_unreachable("Unexpected register class");
3052 }
3053}
3054
3055unsigned getRegBitWidth(const MCRegisterClass &RC) {
3056 return getRegBitWidth(RC.getID());
3057}
3058
3059bool isInlinableLiteral64(int64_t Literal, bool HasInv2Pi) {
3061 return true;
3062
3063 uint64_t Val = static_cast<uint64_t>(Literal);
3064 return (Val == llvm::bit_cast<uint64_t>(0.0)) ||
3065 (Val == llvm::bit_cast<uint64_t>(1.0)) ||
3066 (Val == llvm::bit_cast<uint64_t>(-1.0)) ||
3067 (Val == llvm::bit_cast<uint64_t>(0.5)) ||
3068 (Val == llvm::bit_cast<uint64_t>(-0.5)) ||
3069 (Val == llvm::bit_cast<uint64_t>(2.0)) ||
3070 (Val == llvm::bit_cast<uint64_t>(-2.0)) ||
3071 (Val == llvm::bit_cast<uint64_t>(4.0)) ||
3072 (Val == llvm::bit_cast<uint64_t>(-4.0)) ||
3073 (Val == 0x3fc45f306dc9c882 && HasInv2Pi);
3074}
3075
3076bool isInlinableLiteral32(int32_t Literal, bool HasInv2Pi) {
3078 return true;
3079
3080 // The actual type of the operand does not seem to matter as long
3081 // as the bits match one of the inline immediate values. For example:
3082 //
3083 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
3084 // so it is a legal inline immediate.
3085 //
3086 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
3087 // floating-point, so it is a legal inline immediate.
3088
3089 uint32_t Val = static_cast<uint32_t>(Literal);
3090 return (Val == llvm::bit_cast<uint32_t>(0.0f)) ||
3091 (Val == llvm::bit_cast<uint32_t>(1.0f)) ||
3092 (Val == llvm::bit_cast<uint32_t>(-1.0f)) ||
3093 (Val == llvm::bit_cast<uint32_t>(0.5f)) ||
3094 (Val == llvm::bit_cast<uint32_t>(-0.5f)) ||
3095 (Val == llvm::bit_cast<uint32_t>(2.0f)) ||
3096 (Val == llvm::bit_cast<uint32_t>(-2.0f)) ||
3097 (Val == llvm::bit_cast<uint32_t>(4.0f)) ||
3098 (Val == llvm::bit_cast<uint32_t>(-4.0f)) ||
3099 (Val == 0x3e22f983 && HasInv2Pi);
3100}
3101
3102bool isInlinableLiteralBF16(int16_t Literal, bool HasInv2Pi) {
3103 if (!HasInv2Pi)
3104 return false;
3106 return true;
3107 uint16_t Val = static_cast<uint16_t>(Literal);
3108 return Val == 0x3F00 || // 0.5
3109 Val == 0xBF00 || // -0.5
3110 Val == 0x3F80 || // 1.0
3111 Val == 0xBF80 || // -1.0
3112 Val == 0x4000 || // 2.0
3113 Val == 0xC000 || // -2.0
3114 Val == 0x4080 || // 4.0
3115 Val == 0xC080 || // -4.0
3116 Val == 0x3E22; // 1.0 / (2.0 * pi)
3117}
3118
3119bool isInlinableLiteralI16(int32_t Literal, bool HasInv2Pi) {
3120 return isInlinableLiteral32(Literal, HasInv2Pi);
3121}
3122
3123bool isInlinableLiteralFP16(int16_t Literal, bool HasInv2Pi) {
3124 if (!HasInv2Pi)
3125 return false;
3127 return true;
3128 uint16_t Val = static_cast<uint16_t>(Literal);
3129 return Val == 0x3C00 || // 1.0
3130 Val == 0xBC00 || // -1.0
3131 Val == 0x3800 || // 0.5
3132 Val == 0xB800 || // -0.5
3133 Val == 0x4000 || // 2.0
3134 Val == 0xC000 || // -2.0
3135 Val == 0x4400 || // 4.0
3136 Val == 0xC400 || // -4.0
3137 Val == 0x3118; // 1/2pi
3138}
3139
3140std::optional<unsigned> getInlineEncodingV216(bool IsFloat, uint32_t Literal) {
3141 // Unfortunately, the Instruction Set Architecture Reference Guide is
3142 // misleading about how the inline operands work for (packed) 16-bit
3143 // instructions. In a nutshell, the actual HW behavior is:
3144 //
3145 // - integer encodings (-16 .. 64) are always produced as sign-extended
3146 // 32-bit values
3147 // - float encodings are produced as:
3148 // - for F16 instructions: corresponding half-precision float values in
3149 // the LSBs, 0 in the MSBs
3150 // - for UI16 instructions: corresponding single-precision float value
3151 int32_t Signed = static_cast<int32_t>(Literal);
3152 if (Signed >= 0 && Signed <= 64)
3153 return 128 + Signed;
3154
3155 if (Signed >= -16 && Signed <= -1)
3156 return 192 + std::abs(Signed);
3157
3158 if (IsFloat) {
3159 // clang-format off
3160 switch (Literal) {
3161 case 0x3800: return 240; // 0.5
3162 case 0xB800: return 241; // -0.5
3163 case 0x3C00: return 242; // 1.0
3164 case 0xBC00: return 243; // -1.0
3165 case 0x4000: return 244; // 2.0
3166 case 0xC000: return 245; // -2.0
3167 case 0x4400: return 246; // 4.0
3168 case 0xC400: return 247; // -4.0
3169 case 0x3118: return 248; // 1.0 / (2.0 * pi)
3170 default: break;
3171 }
3172 // clang-format on
3173 } else {
3174 // clang-format off
3175 switch (Literal) {
3176 case 0x3F000000: return 240; // 0.5
3177 case 0xBF000000: return 241; // -0.5
3178 case 0x3F800000: return 242; // 1.0
3179 case 0xBF800000: return 243; // -1.0
3180 case 0x40000000: return 244; // 2.0
3181 case 0xC0000000: return 245; // -2.0
3182 case 0x40800000: return 246; // 4.0
3183 case 0xC0800000: return 247; // -4.0
3184 case 0x3E22F983: return 248; // 1.0 / (2.0 * pi)
3185 default: break;
3186 }
3187 // clang-format on
3188 }
3189
3190 return {};
3191}
3192
3193// Encoding of the literal as an inline constant for a V_PK_*_IU16 instruction
3194// or nullopt.
3195std::optional<unsigned> getInlineEncodingV2I16(uint32_t Literal) {
3196 return getInlineEncodingV216(false, Literal);
3197}
3198
3199// Encoding of the literal as an inline constant for a V_PK_*_BF16 instruction
3200// or nullopt.
3201std::optional<unsigned> getInlineEncodingV2BF16(uint32_t Literal) {
3202 int32_t Signed = static_cast<int32_t>(Literal);
3203 if (Signed >= 0 && Signed <= 64)
3204 return 128 + Signed;
3205
3206 if (Signed >= -16 && Signed <= -1)
3207 return 192 + std::abs(Signed);
3208
3209 // clang-format off
3210 switch (Literal) {
3211 case 0x3F00: return 240; // 0.5
3212 case 0xBF00: return 241; // -0.5
3213 case 0x3F80: return 242; // 1.0
3214 case 0xBF80: return 243; // -1.0
3215 case 0x4000: return 244; // 2.0
3216 case 0xC000: return 245; // -2.0
3217 case 0x4080: return 246; // 4.0
3218 case 0xC080: return 247; // -4.0
3219 case 0x3E22: return 248; // 1.0 / (2.0 * pi)
3220 default: break;
3221 }
3222 // clang-format on
3223
3224 return std::nullopt;
3225}
3226
3227// Encoding of the literal as an inline constant for a V_PK_*_F16 instruction
3228// or nullopt.
3229std::optional<unsigned> getInlineEncodingV2F16(uint32_t Literal) {
3230 return getInlineEncodingV216(true, Literal);
3231}
3232
3233// Encoding of the literal as an inline constant for V_PK_FMAC_F16 instruction
3234// or nullopt. This accounts for different inline constant behavior:
3235// - Pre-GFX11: fp16 inline constants have the value in low 16 bits, 0 in high
3236// - GFX11+: fp16 inline constants are duplicated into both halves
3238 bool IsGFX11Plus) {
3239 // Pre-GFX11 behavior: f16 in low bits, 0 in high bits
3240 if (!IsGFX11Plus)
3241 return getInlineEncodingV216(/*IsFloat=*/true, Literal);
3242
3243 // GFX11+ behavior: f16 duplicated in both halves
3244 // First, check for sign-extended integer inline constants (-16 to 64)
3245 // These work the same across all generations
3246 int32_t Signed = static_cast<int32_t>(Literal);
3247 if (Signed >= 0 && Signed <= 64)
3248 return 128 + Signed;
3249
3250 if (Signed >= -16 && Signed <= -1)
3251 return 192 + std::abs(Signed);
3252
3253 // For float inline constants on GFX11+, both halves must be equal
3254 uint16_t Lo = static_cast<uint16_t>(Literal);
3255 uint16_t Hi = static_cast<uint16_t>(Literal >> 16);
3256 if (Lo != Hi)
3257 return std::nullopt;
3258 return getInlineEncodingV216(/*IsFloat=*/true, Lo);
3259}
3260
3261// Whether the given literal can be inlined for a V_PK_* instruction.
3263 switch (OpType) {
3266 return getInlineEncodingV216(false, Literal).has_value();
3269 return getInlineEncodingV216(true, Literal).has_value();
3271 llvm_unreachable("OPERAND_REG_IMM_V2FP16_SPLAT is not supported");
3276 return false;
3277 default:
3278 llvm_unreachable("bad packed operand type");
3279 }
3280}
3281
3282// Whether the given literal can be inlined for a V_PK_*_IU16 instruction.
3286
3287// Whether the given literal can be inlined for a V_PK_*_BF16 instruction.
3291
3292// Whether the given literal can be inlined for a V_PK_*_F16 instruction.
3296
3297// Whether the given literal can be inlined for V_PK_FMAC_F16 instruction.
3299 return getPKFMACF16InlineEncoding(Literal, IsGFX11Plus).has_value();
3300}
3301
3302bool isValid32BitLiteral(uint64_t Val, bool IsFP64) {
3303 if (IsFP64)
3304 return !Lo_32(Val);
3305
3306 return isUInt<32>(Val) || isInt<32>(Val);
3307}
3308
3309int64_t encode32BitLiteral(int64_t Imm, OperandType Type, bool IsLit) {
3310 switch (Type) {
3311 default:
3312 break;
3317 return Imm & 0xffff;
3331 return Lo_32(Imm);
3333 return IsLit ? Imm : Hi_32(Imm);
3334 }
3335 return Imm;
3336}
3337
3339 const Function *F = A->getParent();
3340
3341 // Arguments to compute shaders are never a source of divergence.
3342 CallingConv::ID CC = F->getCallingConv();
3343 switch (CC) {
3346 return true;
3357 // For non-compute shaders, SGPR inputs are marked with either inreg or
3358 // byval. Everything else is in VGPRs.
3359 return A->hasAttribute(Attribute::InReg) ||
3360 A->hasAttribute(Attribute::ByVal);
3361 default:
3362 // TODO: treat i1 as divergent?
3363 return A->hasAttribute(Attribute::InReg);
3364 }
3365}
3366
3367bool isArgPassedInSGPR(const CallBase *CB, unsigned ArgNo) {
3368 // Arguments to compute shaders are never a source of divergence.
3370 switch (CC) {
3373 return true;
3384 // For non-compute shaders, SGPR inputs are marked with either inreg or
3385 // byval. Everything else is in VGPRs.
3386 return CB->paramHasAttr(ArgNo, Attribute::InReg) ||
3387 CB->paramHasAttr(ArgNo, Attribute::ByVal);
3388 default:
3389 return CB->paramHasAttr(ArgNo, Attribute::InReg);
3390 }
3391}
3392
3393static bool hasSMEMByteOffset(const MCSubtargetInfo &ST) {
3394 return isGCN3Encoding(ST) || isGFX10Plus(ST);
3395}
3396
3398 int64_t EncodedOffset) {
3399 if (isGFX12Plus(ST))
3400 return isUInt<23>(EncodedOffset);
3401
3402 return hasSMEMByteOffset(ST) ? isUInt<20>(EncodedOffset)
3403 : isUInt<8>(EncodedOffset);
3404}
3405
3407 int64_t EncodedOffset, bool IsBuffer) {
3408 if (isGFX12Plus(ST)) {
3409 if (IsBuffer && EncodedOffset < 0)
3410 return false;
3411 return isInt<24>(EncodedOffset);
3412 }
3413
3414 return !IsBuffer && hasSMRDSignedImmOffset(ST) && isInt<21>(EncodedOffset);
3415}
3416
3417static bool isDwordAligned(uint64_t ByteOffset) {
3418 return (ByteOffset & 3) == 0;
3419}
3420
3422 uint64_t ByteOffset) {
3423 if (hasSMEMByteOffset(ST))
3424 return ByteOffset;
3425
3426 assert(isDwordAligned(ByteOffset));
3427 return ByteOffset >> 2;
3428}
3429
3430std::optional<int64_t> getSMRDEncodedOffset(const MCSubtargetInfo &ST,
3431 int64_t ByteOffset, bool IsBuffer,
3432 bool HasSOffset) {
3433 // For unbuffered smem loads, it is illegal for the Immediate Offset to be
3434 // negative if the resulting (Offset + (M0 or SOffset or zero) is negative.
3435 // Handle case where SOffset is not present.
3436 if (!IsBuffer && !HasSOffset && ByteOffset < 0 && hasSMRDSignedImmOffset(ST))
3437 return std::nullopt;
3438
3439 if (isGFX12Plus(ST)) // 24 bit signed offsets
3440 return isInt<24>(ByteOffset) ? std::optional<int64_t>(ByteOffset)
3441 : std::nullopt;
3442
3443 // The signed version is always a byte offset.
3444 if (!IsBuffer && hasSMRDSignedImmOffset(ST)) {
3446 return isInt<20>(ByteOffset) ? std::optional<int64_t>(ByteOffset)
3447 : std::nullopt;
3448 }
3449
3450 if (!isDwordAligned(ByteOffset) && !hasSMEMByteOffset(ST))
3451 return std::nullopt;
3452
3453 int64_t EncodedOffset = convertSMRDOffsetUnits(ST, ByteOffset);
3454 return isLegalSMRDEncodedUnsignedOffset(ST, EncodedOffset)
3455 ? std::optional<int64_t>(EncodedOffset)
3456 : std::nullopt;
3457}
3458
3459std::optional<int64_t> getSMRDEncodedLiteralOffset32(const MCSubtargetInfo &ST,
3460 int64_t ByteOffset) {
3461 if (!isCI(ST) || !isDwordAligned(ByteOffset))
3462 return std::nullopt;
3463
3464 int64_t EncodedOffset = convertSMRDOffsetUnits(ST, ByteOffset);
3465 return isUInt<32>(EncodedOffset) ? std::optional<int64_t>(EncodedOffset)
3466 : std::nullopt;
3467}
3468
3470 if (ST.getFeatureBits().test(FeatureFlatOffsetBits12))
3471 return 12;
3472 if (ST.getFeatureBits().test(FeatureFlatOffsetBits24))
3473 return 24;
3474 return 13;
3475}
3476
3477namespace {
3478
3479struct SourceOfDivergence {
3480 unsigned Intr;
3481};
3482const SourceOfDivergence *lookupSourceOfDivergence(unsigned Intr);
3483
3484struct AlwaysUniform {
3485 unsigned Intr;
3486};
3487const AlwaysUniform *lookupAlwaysUniform(unsigned Intr);
3488
3489#define GET_SourcesOfDivergence_IMPL
3490#define GET_UniformIntrinsics_IMPL
3491#define GET_Gfx9BufferFormat_IMPL
3492#define GET_Gfx10BufferFormat_IMPL
3493#define GET_Gfx11PlusBufferFormat_IMPL
3494
3495#include "AMDGPUGenSearchableTables.inc"
3496
3497} // end anonymous namespace
3498
3499bool isIntrinsicSourceOfDivergence(unsigned IntrID) {
3500 return lookupSourceOfDivergence(IntrID);
3501}
3502
3503bool isIntrinsicAlwaysUniform(unsigned IntrID) {
3504 return lookupAlwaysUniform(IntrID);
3505}
3506
3508 uint8_t NumComponents,
3509 uint8_t NumFormat,
3510 const MCSubtargetInfo &STI) {
3511 return isGFX11Plus(STI) ? getGfx11PlusBufferFormatInfo(
3512 BitsPerComp, NumComponents, NumFormat)
3513 : isGFX10(STI)
3514 ? getGfx10BufferFormatInfo(BitsPerComp, NumComponents, NumFormat)
3515 : getGfx9BufferFormatInfo(BitsPerComp, NumComponents, NumFormat);
3516}
3517
3519 const MCSubtargetInfo &STI) {
3520 return isGFX11Plus(STI) ? getGfx11PlusBufferFormatInfo(Format)
3521 : isGFX10(STI) ? getGfx10BufferFormatInfo(Format)
3522 : getGfx9BufferFormatInfo(Format);
3523}
3524
3526 const MCRegisterInfo &MRI) {
3527 const unsigned VGPRClasses[] = {
3528 AMDGPU::VGPR_16RegClassID, AMDGPU::VGPR_32RegClassID,
3529 AMDGPU::VReg_64RegClassID, AMDGPU::VReg_96RegClassID,
3530 AMDGPU::VReg_128RegClassID, AMDGPU::VReg_160RegClassID,
3531 AMDGPU::VReg_192RegClassID, AMDGPU::VReg_224RegClassID,
3532 AMDGPU::VReg_256RegClassID, AMDGPU::VReg_288RegClassID,
3533 AMDGPU::VReg_320RegClassID, AMDGPU::VReg_352RegClassID,
3534 AMDGPU::VReg_384RegClassID, AMDGPU::VReg_512RegClassID,
3535 AMDGPU::VReg_1024RegClassID};
3536
3537 for (unsigned RCID : VGPRClasses) {
3538 const MCRegisterClass &RC = MRI.getRegClass(RCID);
3539 if (RC.contains(Reg))
3540 return &RC;
3541 }
3542
3543 return nullptr;
3544}
3545
3547 unsigned Enc = MRI.getEncodingValue(Reg);
3548 unsigned Idx = Enc & AMDGPU::HWEncoding::REG_IDX_MASK;
3549 return Idx >> 8;
3550}
3551
3553 const MCRegisterInfo &MRI) {
3554 unsigned Enc = MRI.getEncodingValue(Reg);
3555 unsigned Idx = Enc & AMDGPU::HWEncoding::REG_IDX_MASK;
3556 if (Idx >= 0x100)
3557 return MCRegister();
3558
3560 if (!RC)
3561 return MCRegister();
3562
3563 Idx |= MSBs << 8;
3564 if (RC->getID() == AMDGPU::VGPR_16RegClassID) {
3565 // This class has 2048 registers with interleaved lo16 and hi16.
3566 Idx *= 2;
3568 ++Idx;
3569 }
3570
3571 return RC->getRegister(Idx);
3572}
3573
3574std::pair<const AMDGPU::OpName *, const AMDGPU::OpName *>
3576 static const AMDGPU::OpName VOPOps[4] = {
3577 AMDGPU::OpName::src0, AMDGPU::OpName::src1, AMDGPU::OpName::src2,
3578 AMDGPU::OpName::vdst};
3579 static const AMDGPU::OpName VDSOps[4] = {
3580 AMDGPU::OpName::addr, AMDGPU::OpName::data0, AMDGPU::OpName::data1,
3581 AMDGPU::OpName::vdst};
3582 static const AMDGPU::OpName FLATOps[4] = {
3583 AMDGPU::OpName::vaddr, AMDGPU::OpName::vdata,
3584 AMDGPU::OpName::NUM_OPERAND_NAMES, AMDGPU::OpName::vdst};
3585 static const AMDGPU::OpName BUFOps[4] = {
3586 AMDGPU::OpName::vaddr, AMDGPU::OpName::NUM_OPERAND_NAMES,
3587 AMDGPU::OpName::NUM_OPERAND_NAMES, AMDGPU::OpName::vdata};
3588 static const AMDGPU::OpName VIMGOps[4] = {
3589 AMDGPU::OpName::vaddr0, AMDGPU::OpName::vaddr1, AMDGPU::OpName::vaddr2,
3590 AMDGPU::OpName::vdata};
3591
3592 // For VOPD instructions MSB of a corresponding Y component operand VGPR
3593 // address is supposed to match X operand, otherwise VOPD shall not be
3594 // combined.
3595 static const AMDGPU::OpName VOPDOpsX[4] = {
3596 AMDGPU::OpName::src0X, AMDGPU::OpName::vsrc1X, AMDGPU::OpName::vsrc2X,
3597 AMDGPU::OpName::vdstX};
3598 static const AMDGPU::OpName VOPDOpsY[4] = {
3599 AMDGPU::OpName::src0Y, AMDGPU::OpName::vsrc1Y, AMDGPU::OpName::vsrc2Y,
3600 AMDGPU::OpName::vdstY};
3601
3602 // VOP2 MADMK instructions use src0, imm, src1 scheme.
3603 static const AMDGPU::OpName VOP2MADMKOps[4] = {
3604 AMDGPU::OpName::src0, AMDGPU::OpName::NUM_OPERAND_NAMES,
3605 AMDGPU::OpName::src1, AMDGPU::OpName::vdst};
3606 static const AMDGPU::OpName VOPDFMAMKOpsX[4] = {
3607 AMDGPU::OpName::src0X, AMDGPU::OpName::NUM_OPERAND_NAMES,
3608 AMDGPU::OpName::vsrc1X, AMDGPU::OpName::vdstX};
3609 static const AMDGPU::OpName VOPDFMAMKOpsY[4] = {
3610 AMDGPU::OpName::src0Y, AMDGPU::OpName::NUM_OPERAND_NAMES,
3611 AMDGPU::OpName::vsrc1Y, AMDGPU::OpName::vdstY};
3612
3613 unsigned TSFlags = Desc.TSFlags;
3614
3615 if (TSFlags &
3618 switch (Desc.getOpcode()) {
3619 // LD_SCALE operands ignore MSB.
3620 case AMDGPU::V_WMMA_LD_SCALE_PAIRED_B32:
3621 case AMDGPU::V_WMMA_LD_SCALE_PAIRED_B32_gfx1250:
3622 case AMDGPU::V_WMMA_LD_SCALE16_PAIRED_B64:
3623 case AMDGPU::V_WMMA_LD_SCALE16_PAIRED_B64_gfx1250:
3624 return {};
3625 case AMDGPU::V_FMAMK_F16:
3626 case AMDGPU::V_FMAMK_F16_t16:
3627 case AMDGPU::V_FMAMK_F16_t16_gfx12:
3628 case AMDGPU::V_FMAMK_F16_fake16:
3629 case AMDGPU::V_FMAMK_F16_fake16_gfx12:
3630 case AMDGPU::V_FMAMK_F32:
3631 case AMDGPU::V_FMAMK_F32_gfx12:
3632 case AMDGPU::V_FMAMK_F64:
3633 case AMDGPU::V_FMAMK_F64_gfx1250:
3634 return {VOP2MADMKOps, nullptr};
3635 default:
3636 break;
3637 }
3638 return {VOPOps, nullptr};
3639 }
3640
3641 if (TSFlags & SIInstrFlags::DS)
3642 return {VDSOps, nullptr};
3643
3644 if (TSFlags & SIInstrFlags::FLAT)
3645 return {FLATOps, nullptr};
3646
3647 if (TSFlags & (SIInstrFlags::MUBUF | SIInstrFlags::MTBUF))
3648 return {BUFOps, nullptr};
3649
3650 if (TSFlags & SIInstrFlags::VIMAGE)
3651 return {VIMGOps, nullptr};
3652
3653 if (AMDGPU::isVOPD(Desc.getOpcode())) {
3654 auto [OpX, OpY] = getVOPDComponents(Desc.getOpcode());
3655 return {(OpX == AMDGPU::V_FMAMK_F32) ? VOPDFMAMKOpsX : VOPDOpsX,
3656 (OpY == AMDGPU::V_FMAMK_F32) ? VOPDFMAMKOpsY : VOPDOpsY};
3657 }
3658
3659 assert(!(TSFlags & SIInstrFlags::MIMG));
3660
3661 if (TSFlags & (SIInstrFlags::VSAMPLE | SIInstrFlags::EXP))
3662 llvm_unreachable("Sample and export VGPR lowering is not implemented and"
3663 " these instructions are not expected on gfx1250");
3664
3665 return {};
3666}
3667
3668bool supportsScaleOffset(const MCInstrInfo &MII, unsigned Opcode) {
3669 uint64_t TSFlags = MII.get(Opcode).TSFlags;
3670
3671 if (TSFlags & SIInstrFlags::SMRD)
3672 return !getSMEMIsBuffer(Opcode);
3673 if (!(TSFlags & SIInstrFlags::FLAT))
3674 return false;
3675
3676 // Only SV and SVS modes are supported.
3677 if (TSFlags & SIInstrFlags::FlatScratch)
3678 return hasNamedOperand(Opcode, OpName::vaddr);
3679
3680 // Only GVS mode is supported.
3681 return hasNamedOperand(Opcode, OpName::vaddr) &&
3682 hasNamedOperand(Opcode, OpName::saddr);
3683
3684 return false;
3685}
3686
3687bool hasAny64BitVGPROperands(const MCInstrDesc &OpDesc, const MCInstrInfo &MII,
3688 const MCSubtargetInfo &ST) {
3689 for (auto OpName : {OpName::vdst, OpName::src0, OpName::src1, OpName::src2}) {
3690 int Idx = getNamedOperandIdx(OpDesc.getOpcode(), OpName);
3691 if (Idx == -1)
3692 continue;
3693
3694 const MCOperandInfo &OpInfo = OpDesc.operands()[Idx];
3695 int16_t RegClass = MII.getOpRegClassID(
3696 OpInfo, ST.getHwMode(MCSubtargetInfo::HwMode_RegInfo));
3697 if (RegClass == AMDGPU::VReg_64RegClassID ||
3698 RegClass == AMDGPU::VReg_64_Align2RegClassID)
3699 return true;
3700 }
3701
3702 return false;
3703}
3704
3705bool isDPALU_DPP32BitOpc(unsigned Opc) {
3706 switch (Opc) {
3707 case AMDGPU::V_MUL_LO_U32_e64:
3708 case AMDGPU::V_MUL_LO_U32_e64_dpp:
3709 case AMDGPU::V_MUL_LO_U32_e64_dpp_gfx1250:
3710 case AMDGPU::V_MUL_HI_U32_e64:
3711 case AMDGPU::V_MUL_HI_U32_e64_dpp:
3712 case AMDGPU::V_MUL_HI_U32_e64_dpp_gfx1250:
3713 case AMDGPU::V_MUL_HI_I32_e64:
3714 case AMDGPU::V_MUL_HI_I32_e64_dpp:
3715 case AMDGPU::V_MUL_HI_I32_e64_dpp_gfx1250:
3716 case AMDGPU::V_MAD_U32_e64:
3717 case AMDGPU::V_MAD_U32_e64_dpp:
3718 case AMDGPU::V_MAD_U32_e64_dpp_gfx1250:
3719 return true;
3720 default:
3721 return false;
3722 }
3723}
3724
3725bool isDPALU_DPP(const MCInstrDesc &OpDesc, const MCInstrInfo &MII,
3726 const MCSubtargetInfo &ST) {
3727 if (!ST.hasFeature(AMDGPU::FeatureDPALU_DPP))
3728 return false;
3729
3730 if (isDPALU_DPP32BitOpc(OpDesc.getOpcode()))
3731 return ST.hasFeature(AMDGPU::FeatureGFX1250Insts);
3732
3733 return hasAny64BitVGPROperands(OpDesc, MII, ST);
3734}
3735
3737 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize32768))
3738 return 64;
3739 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize65536))
3740 return 128;
3741 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize163840))
3742 return 320;
3743 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize327680))
3744 return 512;
3745 return 64; // In sync with getAddressableLocalMemorySize
3746}
3747
3748bool isPackedFP32Inst(unsigned Opc) {
3749 switch (Opc) {
3750 case AMDGPU::V_PK_ADD_F32:
3751 case AMDGPU::V_PK_ADD_F32_gfx12:
3752 case AMDGPU::V_PK_MUL_F32:
3753 case AMDGPU::V_PK_MUL_F32_gfx12:
3754 case AMDGPU::V_PK_FMA_F32:
3755 case AMDGPU::V_PK_FMA_F32_gfx12:
3756 return true;
3757 default:
3758 return false;
3759 }
3760}
3761
3762const std::array<unsigned, 3> &ClusterDimsAttr::getDims() const {
3763 assert(isFixedDims() && "expect kind to be FixedDims");
3764 return Dims;
3765}
3766
3767std::string ClusterDimsAttr::to_string() const {
3768 SmallString<10> Buffer;
3769 raw_svector_ostream OS(Buffer);
3770
3771 switch (getKind()) {
3772 case Kind::Unknown:
3773 return "";
3774 case Kind::NoCluster: {
3775 OS << EncoNoCluster << ',' << EncoNoCluster << ',' << EncoNoCluster;
3776 return Buffer.c_str();
3777 }
3778 case Kind::VariableDims: {
3779 OS << EncoVariableDims << ',' << EncoVariableDims << ','
3780 << EncoVariableDims;
3781 return Buffer.c_str();
3782 }
3783 case Kind::FixedDims: {
3784 OS << Dims[0] << ',' << Dims[1] << ',' << Dims[2];
3785 return Buffer.c_str();
3786 }
3787 }
3788 llvm_unreachable("Unknown ClusterDimsAttr kind");
3789}
3790
3792 std::optional<SmallVector<unsigned>> Attr =
3793 getIntegerVecAttribute(F, "amdgpu-cluster-dims", /*Size=*/3);
3795
3796 if (!Attr.has_value())
3797 AttrKind = Kind::Unknown;
3798 else if (all_of(*Attr, equal_to(EncoNoCluster)))
3799 AttrKind = Kind::NoCluster;
3800 else if (all_of(*Attr, equal_to(EncoVariableDims)))
3801 AttrKind = Kind::VariableDims;
3802
3803 ClusterDimsAttr A(AttrKind);
3804 if (AttrKind == Kind::FixedDims)
3805 A.Dims = {(*Attr)[0], (*Attr)[1], (*Attr)[2]};
3806
3807 return A;
3808}
3809
3810} // namespace AMDGPU
3811
3814 switch (S) {
3816 OS << "Unsupported";
3817 break;
3819 OS << "Any";
3820 break;
3822 OS << "Off";
3823 break;
3825 OS << "On";
3826 break;
3827 }
3828 return OS;
3829}
3830
3831} // namespace llvm
unsigned const MachineRegisterInfo * MRI
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
static llvm::cl::opt< unsigned > DefaultAMDHSACodeObjectVersion("amdhsa-code-object-version", llvm::cl::Hidden, llvm::cl::init(llvm::AMDGPU::AMDHSA_COV6), llvm::cl::desc("Set default AMDHSA Code Object Version (module flag " "or asm directive still take priority if present)"))
#define MAP_REG2REG
Provides AMDGPU specific target descriptions.
MC layer struct for AMDGPUMCKernelCodeT, provides MCExpr functionality where required.
@ AMD_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32
This file contains the simple types necessary to represent the attributes associated with functions a...
static GCRegistry::Add< ErlangGC > A("erlang", "erlang-compatible garbage collector")
static GCRegistry::Add< CoreCLRGC > E("coreclr", "CoreCLR-compatible GC")
This file contains the declarations for the subclasses of Constant, which represent the different fla...
#define RegName(no)
#define F(x, y, z)
Definition MD5.cpp:54
#define I(x, y, z)
Definition MD5.cpp:57
Register Reg
Register const TargetRegisterInfo * TRI
This file contains the declarations for metadata subclasses.
#define T
uint64_t High
if(PassOpts->AAPipeline)
#define S_00B848_MEM_ORDERED(x)
Definition SIDefines.h:1247
#define S_00B848_WGP_MODE(x)
Definition SIDefines.h:1244
#define S_00B848_FWD_PROGRESS(x)
Definition SIDefines.h:1250
unsigned unsigned DefaultVal
This file contains some functions that are useful when dealing with strings.
static const int BlockSize
Definition TarWriter.cpp:33
static const uint32_t IV[8]
Definition blake3_impl.h:83
static ClusterDimsAttr get(const Function &F)
const std::array< unsigned, 3 > & getDims() const
TargetIDSetting getXnackSetting() const
void print(raw_ostream &OS) const
Write string representation to OS.
AMDGPUTargetID(const MCSubtargetInfo &STI)
void setTargetIDFromTargetIDStream(StringRef TargetID)
TargetIDSetting getSramEccSetting() const
unsigned getIndexInParsedOperands(unsigned CompOprIdx) const
unsigned getIndexOfSrcInParsedOperands(unsigned CompSrcIdx) const
std::optional< unsigned > getInvalidCompOperandIndex(std::function< MCRegister(unsigned, unsigned)> GetRegIdx, const MCRegisterInfo &MRI, bool SkipSrc=false, bool AllowSameVGPR=false, bool VOPD3=false) const
std::array< MCRegister, Component::MAX_OPR_NUM > RegIndices
Represents the counter values to wait for in an s_waitcnt instruction.
unsigned get(InstCounterType T) const
void set(InstCounterType T, unsigned Val)
This class represents an incoming formal argument to a Function.
Definition Argument.h:32
Functions, function parameters, and return types can have attributes to indicate how they should be t...
Definition Attributes.h:105
Base class for all callable instructions (InvokeInst and CallInst) Holds everything related to callin...
CallingConv::ID getCallingConv() const
LLVM_ABI bool paramHasAttr(unsigned ArgNo, Attribute::AttrKind Kind) const
Determine whether the argument or parameter has the given attribute.
constexpr bool test(unsigned I) const
unsigned getAddressSpace() const
This is an important class for using LLVM in a threaded context.
Definition LLVMContext.h:68
A helper class to return the specified delimiter string after the first invocation of operator String...
Describe properties that are true of each instruction in the target description file.
unsigned getNumOperands() const
Return the number of declared MachineOperands for this MachineInstruction.
ArrayRef< MCOperandInfo > operands() const
bool mayStore() const
Return true if this instruction could possibly modify memory.
bool mayLoad() const
Return true if this instruction could possibly read memory.
unsigned getNumDefs() const
Return the number of MachineOperands that are register definitions.
int getOperandConstraint(unsigned OpNum, MCOI::OperandConstraint Constraint) const
Returns the value of the specified operand constraint if it is present.
unsigned getOpcode() const
Return the opcode number for this descriptor.
Interface to description of machine instruction set.
Definition MCInstrInfo.h:27
const MCInstrDesc & get(unsigned Opcode) const
Return the machine instruction descriptor that corresponds to the specified instruction opcode.
Definition MCInstrInfo.h:90
int16_t getOpRegClassID(const MCOperandInfo &OpInfo, unsigned HwModeId) const
Return the ID of the register class to use for OpInfo, for the active HwMode HwModeId.
Definition MCInstrInfo.h:80
This holds information about one operand of a machine instruction, indicating the register class for ...
Definition MCInstrDesc.h:86
MCRegisterClass - Base class of TargetRegisterClass.
unsigned getID() const
getID() - Return the register class ID number.
MCRegister getRegister(unsigned i) const
getRegister - Return the specified register in the class.
bool contains(MCRegister Reg) const
contains - Return true if the specified register is included in this register class.
MCRegisterInfo base class - We assume that the target defines a static array of MCRegisterDesc object...
Wrapper class representing physical registers. Should be passed by value.
Definition MCRegister.h:41
constexpr unsigned id() const
Definition MCRegister.h:82
Generic base class for all target subtargets.
bool hasFeature(unsigned Feature) const
const Triple & getTargetTriple() const
const FeatureBitset & getFeatureBits() const
StringRef getCPU() const
Metadata node.
Definition Metadata.h:1080
const MDOperand & getOperand(unsigned I) const
Definition Metadata.h:1444
unsigned getNumOperands() const
Return number of MDNode operands.
Definition Metadata.h:1450
A Module instance is used to store all the information related to an LLVM module.
Definition Module.h:67
SmallString - A SmallString is just a SmallVector with methods and accessors that make it work better...
Definition SmallString.h:26
const char * c_str()
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
A wrapper around a string literal that serves as a proxy for constructing global tables of StringRefs...
Definition StringRef.h:882
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
std::pair< StringRef, StringRef > split(char Separator) const
Split into two substrings around the first occurrence of a separator character.
Definition StringRef.h:730
bool getAsInteger(unsigned Radix, T &Result) const
Parse the current string as an integer of the specified radix.
Definition StringRef.h:490
std::string str() const
str - Get the contents as an std::string.
Definition StringRef.h:222
constexpr bool empty() const
empty - Check if the string is empty.
Definition StringRef.h:140
constexpr size_t size() const
size - Get the string size.
Definition StringRef.h:143
bool ends_with(StringRef Suffix) const
Check if this string ends with the given Suffix.
Definition StringRef.h:270
Manages the enabling and disabling of subtarget specific features.
const std::vector< std::string > & getFeatures() const
Returns the vector of individual subtarget features.
Triple - Helper class for working with autoconf configuration names.
Definition Triple.h:47
LLVM_ABI StringRef getVendorName() const
Get the vendor (second) component of the triple.
Definition Triple.cpp:1430
LLVM_ABI StringRef getOSName() const
Get the operating system (third) component of the triple.
Definition Triple.cpp:1435
OSType getOS() const
Get the parsed operating system type of this triple.
Definition Triple.h:429
ArchType getArch() const
Get the parsed architecture type of this triple.
Definition Triple.h:420
LLVM_ABI StringRef getEnvironmentName() const
Get the optional environment (fourth) component of the triple, or "" if empty.
Definition Triple.cpp:1441
bool isAMDGCN() const
Tests whether the target is AMDGCN.
Definition Triple.h:947
LLVM_ABI StringRef getArchName() const
Get the architecture (first) component of the triple.
Definition Triple.cpp:1426
Twine - A lightweight data structure for efficiently representing the concatenation of temporary valu...
Definition Twine.h:82
The instances of the Type class are immutable: once they are created, they are never changed.
Definition Type.h:45
This class implements an extremely fast bulk output stream that can only output to a stream.
Definition raw_ostream.h:53
A raw_ostream that writes to an std::string.
A raw_ostream that writes to an SmallVector or SmallString.
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
@ CONSTANT_ADDRESS_32BIT
Address space for 32-bit constant memory.
@ LOCAL_ADDRESS
Address space for local memory.
@ CONSTANT_ADDRESS
Address space for constant memory (VTX2).
@ GLOBAL_ADDRESS
Address space for global memory (RAT0, VTX0).
unsigned decodeFieldVaVcc(unsigned Encoded)
unsigned encodeFieldVaVcc(unsigned Encoded, unsigned VaVcc)
unsigned decodeFieldHoldCnt(unsigned Encoded, const IsaVersion &Version)
bool decodeDepCtr(unsigned Code, int &Id, StringRef &Name, unsigned &Val, bool &IsDefault, const MCSubtargetInfo &STI)
unsigned encodeFieldHoldCnt(unsigned Encoded, unsigned HoldCnt, const IsaVersion &Version)
unsigned encodeFieldVaSsrc(unsigned Encoded, unsigned VaSsrc)
unsigned encodeFieldVaVdst(unsigned Encoded, unsigned VaVdst)
unsigned decodeFieldSaSdst(unsigned Encoded)
unsigned getHoldCntBitMask(const IsaVersion &Version)
unsigned decodeFieldVaSdst(unsigned Encoded)
unsigned encodeFieldVmVsrc(unsigned Encoded, unsigned VmVsrc)
unsigned decodeFieldVaSsrc(unsigned Encoded)
int encodeDepCtr(const StringRef Name, int64_t Val, unsigned &UsedOprMask, const MCSubtargetInfo &STI)
unsigned encodeFieldSaSdst(unsigned Encoded, unsigned SaSdst)
const CustomOperandVal DepCtrInfo[]
bool isSymbolicDepCtrEncoding(unsigned Code, bool &HasNonDefaultVal, const MCSubtargetInfo &STI)
unsigned decodeFieldVaVdst(unsigned Encoded)
int getDefaultDepCtrEncoding(const MCSubtargetInfo &STI)
unsigned decodeFieldVmVsrc(unsigned Encoded)
unsigned encodeFieldVaSdst(unsigned Encoded, unsigned VaSdst)
bool isSupportedTgtId(unsigned Id, const MCSubtargetInfo &STI)
static constexpr ExpTgt ExpTgtInfo[]
bool getTgtName(unsigned Id, StringRef &Name, int &Index)
unsigned getTgtId(const StringRef Name)
constexpr uint32_t VersionMinor
HSA metadata minor version.
constexpr uint32_t VersionMajor
HSA metadata major version.
unsigned getVGPREncodingGranule(const MCSubtargetInfo *STI, std::optional< bool > EnableWavefrontSize32)
unsigned getTotalNumVGPRs(const MCSubtargetInfo *STI)
unsigned getArchVGPRAllocGranule()
For subtargets with a unified VGPR file and mixed ArchVGPR/AGPR usage, returns the allocation granule...
unsigned getWavesPerEUForWorkGroup(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getWavefrontSize(const MCSubtargetInfo *STI)
unsigned getNumWavesPerEUWithNumVGPRs(const MCSubtargetInfo *STI, unsigned NumVGPRs, unsigned DynamicVGPRBlockSize)
unsigned getMaxWorkGroupsPerCU(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getMaxFlatWorkGroupSize(const MCSubtargetInfo *STI)
unsigned getMaxWavesPerEU(const MCSubtargetInfo *STI)
unsigned getWavesPerWorkGroup(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getNumExtraSGPRs(const MCSubtargetInfo *STI, bool VCCUsed, bool FlatScrUsed, bool XNACKUsed)
unsigned getSGPREncodingGranule(const MCSubtargetInfo *STI)
unsigned getLocalMemorySize(const MCSubtargetInfo *STI)
unsigned getAddressableLocalMemorySize(const MCSubtargetInfo *STI)
unsigned getEUsPerCU(const MCSubtargetInfo *STI)
unsigned getAddressableNumSGPRs(const MCSubtargetInfo *STI)
unsigned getMinNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU)
static TargetIDSetting getTargetIDSettingFromFeatureString(StringRef FeatureString)
unsigned getMinFlatWorkGroupSize(const MCSubtargetInfo *STI)
unsigned getVGPRAllocGranule(const MCSubtargetInfo *STI, unsigned DynamicVGPRBlockSize, std::optional< bool > EnableWavefrontSize32)
unsigned getMaxNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, bool Addressable)
unsigned getNumSGPRBlocks(const MCSubtargetInfo *STI, unsigned NumSGPRs)
unsigned getMinWavesPerEU(const MCSubtargetInfo *STI)
unsigned getMaxNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, unsigned DynamicVGPRBlockSize)
unsigned getSGPRAllocGranule(const MCSubtargetInfo *STI)
unsigned getMinNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, unsigned DynamicVGPRBlockSize)
unsigned getAllocatedNumVGPRBlocks(const MCSubtargetInfo *STI, unsigned NumVGPRs, unsigned DynamicVGPRBlockSize, std::optional< bool > EnableWavefrontSize32)
unsigned getEncodedNumVGPRBlocks(const MCSubtargetInfo *STI, unsigned NumVGPRs, std::optional< bool > EnableWavefrontSize32)
unsigned getOccupancyWithNumSGPRs(unsigned SGPRs, unsigned MaxWaves, AMDGPUSubtarget::Generation Gen)
static unsigned getGranulatedNumRegisterBlocks(unsigned NumRegs, unsigned Granule)
unsigned getAddressableNumArchVGPRs(const MCSubtargetInfo *STI)
unsigned getTotalNumSGPRs(const MCSubtargetInfo *STI)
unsigned getAddressableNumVGPRs(const MCSubtargetInfo *STI, unsigned DynamicVGPRBlockSize)
StringLiteral const UfmtSymbolicGFX11[]
bool isValidUnifiedFormat(unsigned Id, const MCSubtargetInfo &STI)
unsigned getDefaultFormatEncoding(const MCSubtargetInfo &STI)
StringRef getUnifiedFormatName(unsigned Id, const MCSubtargetInfo &STI)
unsigned const DfmtNfmt2UFmtGFX10[]
StringLiteral const DfmtSymbolic[]
static StringLiteral const * getNfmtLookupTable(const MCSubtargetInfo &STI)
bool isValidNfmt(unsigned Id, const MCSubtargetInfo &STI)
StringLiteral const NfmtSymbolicGFX10[]
bool isValidDfmtNfmt(unsigned Id, const MCSubtargetInfo &STI)
int64_t convertDfmtNfmt2Ufmt(unsigned Dfmt, unsigned Nfmt, const MCSubtargetInfo &STI)
StringRef getDfmtName(unsigned Id)
int64_t encodeDfmtNfmt(unsigned Dfmt, unsigned Nfmt)
int64_t getUnifiedFormat(const StringRef Name, const MCSubtargetInfo &STI)
bool isValidFormatEncoding(unsigned Val, const MCSubtargetInfo &STI)
StringRef getNfmtName(unsigned Id, const MCSubtargetInfo &STI)
unsigned const DfmtNfmt2UFmtGFX11[]
StringLiteral const NfmtSymbolicVI[]
StringLiteral const NfmtSymbolicSICI[]
int64_t getNfmt(const StringRef Name, const MCSubtargetInfo &STI)
int64_t getDfmt(const StringRef Name)
StringLiteral const UfmtSymbolicGFX10[]
void decodeDfmtNfmt(unsigned Format, unsigned &Dfmt, unsigned &Nfmt)
uint64_t encodeMsg(uint64_t MsgId, uint64_t OpId, uint64_t StreamId)
bool msgSupportsStream(int64_t MsgId, int64_t OpId, const MCSubtargetInfo &STI)
void decodeMsg(unsigned Val, uint16_t &MsgId, uint16_t &OpId, uint16_t &StreamId, const MCSubtargetInfo &STI)
bool isValidMsgId(int64_t MsgId, const MCSubtargetInfo &STI)
bool isValidMsgStream(int64_t MsgId, int64_t OpId, int64_t StreamId, const MCSubtargetInfo &STI, bool Strict)
StringRef getMsgOpName(int64_t MsgId, uint64_t Encoding, const MCSubtargetInfo &STI)
Map from an encoding to the symbolic name for a sendmsg operation.
static uint64_t getMsgIdMask(const MCSubtargetInfo &STI)
bool msgRequiresOp(int64_t MsgId, const MCSubtargetInfo &STI)
bool isValidMsgOp(int64_t MsgId, int64_t OpId, const MCSubtargetInfo &STI, bool Strict)
constexpr unsigned VOPD_VGPR_BANK_MASKS[]
constexpr unsigned COMPONENTS_NUM
constexpr unsigned VOPD3_VGPR_BANK_MASKS[]
bool isPackedFP32Inst(unsigned Opc)
bool isGCN3Encoding(const MCSubtargetInfo &STI)
bool isInlinableLiteralBF16(int16_t Literal, bool HasInv2Pi)
bool isGFX10_BEncoding(const MCSubtargetInfo &STI)
bool isInlineValue(MCRegister Reg)
bool isGFX10_GFX11(const MCSubtargetInfo &STI)
bool isInlinableLiteralV216(uint32_t Literal, uint8_t OpType)
bool isPKFMACF16InlineConstant(uint32_t Literal, bool IsGFX11Plus)
LLVM_READONLY const MIMGInfo * getMIMGInfo(unsigned Opc)
void decodeWaitcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned &Vmcnt, unsigned &Expcnt, unsigned &Lgkmcnt)
Decodes Vmcnt, Expcnt and Lgkmcnt from given Waitcnt for given isa Version, and writes decoded values...
bool isInlinableLiteralFP16(int16_t Literal, bool HasInv2Pi)
bool isSGPR(MCRegister Reg, const MCRegisterInfo *TRI)
Is Reg - scalar register.
uint64_t convertSMRDOffsetUnits(const MCSubtargetInfo &ST, uint64_t ByteOffset)
Convert ByteOffset to dwords if the subtarget uses dword SMRD immediate offsets.
static unsigned encodeStorecnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Storecnt)
MCRegister getMCReg(MCRegister Reg, const MCSubtargetInfo &STI)
If Reg is a pseudo reg, return the correct hardware register given STI otherwise return Reg.
static bool hasSMEMByteOffset(const MCSubtargetInfo &ST)
bool isVOPCAsmOnly(unsigned Opc)
int getMIMGOpcode(unsigned BaseOpcode, unsigned MIMGEncoding, unsigned VDataDwords, unsigned VAddrDwords)
bool getMTBUFHasSrsrc(unsigned Opc)
std::optional< int64_t > getSMRDEncodedLiteralOffset32(const MCSubtargetInfo &ST, int64_t ByteOffset)
bool getWMMAIsXDL(unsigned Opc)
uint8_t wmmaScaleF8F6F4FormatToNumRegs(unsigned Fmt)
static bool isSymbolicCustomOperandEncoding(const CustomOperandVal *Opr, int Size, unsigned Code, bool &HasNonDefaultVal, const MCSubtargetInfo &STI)
bool isGFX10Before1030(const MCSubtargetInfo &STI)
bool isSISrcInlinableOperand(const MCInstrDesc &Desc, unsigned OpNo)
Does this operand support only inlinable literals?
unsigned mapWMMA2AddrTo3AddrOpcode(unsigned Opc)
const int OPR_ID_UNSUPPORTED
bool shouldEmitConstantsToTextSection(const Triple &TT)
bool isInlinableLiteralV2I16(uint32_t Literal)
bool isDPMACCInstruction(unsigned Opc)
int getMTBUFElements(unsigned Opc)
bool isHi16Reg(MCRegister Reg, const MCRegisterInfo &MRI)
static int encodeCustomOperandVal(const CustomOperandVal &Op, int64_t InputVal)
unsigned getTemporalHintType(const MCInstrDesc TID)
int32_t getTotalNumVGPRs(bool has90AInsts, int32_t ArgNumAGPR, int32_t ArgNumVGPR)
iota_range< InstCounterType > inst_counter_types(InstCounterType MaxCounter)
bool isGFX10(const MCSubtargetInfo &STI)
bool isInlinableLiteralV2BF16(uint32_t Literal)
unsigned getMaxNumUserSGPRs(const MCSubtargetInfo &STI)
std::optional< unsigned > getInlineEncodingV216(bool IsFloat, uint32_t Literal)
FPType getFPDstSelType(unsigned Opc)
unsigned getNumFlatOffsetBits(const MCSubtargetInfo &ST)
For pre-GFX12 FLAT instructions the offset must be positive; MSB is ignored and forced to zero.
bool hasA16(const MCSubtargetInfo &STI)
bool isLegalSMRDEncodedSignedOffset(const MCSubtargetInfo &ST, int64_t EncodedOffset, bool IsBuffer)
bool isGFX12Plus(const MCSubtargetInfo &STI)
unsigned getNSAMaxSize(const MCSubtargetInfo &STI, bool HasSampler)
const MCRegisterClass * getVGPRPhysRegClass(MCRegister Reg, const MCRegisterInfo &MRI)
bool hasPackedD16(const MCSubtargetInfo &STI)
unsigned getStorecntBitMask(const IsaVersion &Version)
unsigned getLdsDwGranularity(const MCSubtargetInfo &ST)
bool isGFX940(const MCSubtargetInfo &STI)
bool isInlinableLiteralV2F16(uint32_t Literal)
bool isHsaAbi(const MCSubtargetInfo &STI)
bool isGFX11(const MCSubtargetInfo &STI)
const int OPR_VAL_INVALID
bool getSMEMIsBuffer(unsigned Opc)
bool isGFX10_3_GFX11(const MCSubtargetInfo &STI)
bool isGFX13(const MCSubtargetInfo &STI)
bool hasValueInRangeLikeMetadata(const MDNode &MD, int64_t Val)
Checks if Val is inside MD, a !range-like metadata.
uint8_t mfmaScaleF8F6F4FormatToNumRegs(unsigned EncodingVal)
unsigned getVOPDOpcode(unsigned Opc, bool VOPD3)
bool isGroupSegment(const GlobalValue *GV)
LLVM_ABI IsaVersion getIsaVersion(StringRef GPU)
bool getMTBUFHasSoffset(unsigned Opc)
bool hasXNACK(const MCSubtargetInfo &STI)
bool isValid32BitLiteral(uint64_t Val, bool IsFP64)
static unsigned getCombinedCountBitMask(const IsaVersion &Version, bool IsStore)
CanBeVOPD getCanBeVOPD(unsigned Opc, unsigned EncodingFamily, bool VOPD3)
unsigned encodeWaitcnt(const IsaVersion &Version, unsigned Vmcnt, unsigned Expcnt, unsigned Lgkmcnt)
Encodes Vmcnt, Expcnt and Lgkmcnt into Waitcnt for given isa Version.
bool isVOPC64DPP(unsigned Opc)
int getMUBUFOpcode(unsigned BaseOpc, unsigned Elements)
bool getMAIIsGFX940XDL(unsigned Opc)
bool isSI(const MCSubtargetInfo &STI)
unsigned getDefaultAMDHSACodeObjectVersion()
bool isReadOnlySegment(const GlobalValue *GV)
bool isArgPassedInSGPR(const Argument *A)
bool isIntrinsicAlwaysUniform(unsigned IntrID)
int getMUBUFBaseOpcode(unsigned Opc)
unsigned getAMDHSACodeObjectVersion(const Module &M)
unsigned decodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt)
unsigned getWaitcntBitMask(const IsaVersion &Version)
LLVM_READONLY bool hasNamedOperand(uint64_t Opcode, OpName NamedIdx)
bool getVOP3IsSingle(unsigned Opc)
bool isGFX9(const MCSubtargetInfo &STI)
bool isDPALU_DPP32BitOpc(unsigned Opc)
bool getVOP1IsSingle(unsigned Opc)
static bool isDwordAligned(uint64_t ByteOffset)
unsigned getVOPDEncodingFamily(const MCSubtargetInfo &ST)
bool isGFX10_AEncoding(const MCSubtargetInfo &STI)
bool isKImmOperand(const MCInstrDesc &Desc, unsigned OpNo)
Is this a KImm operand?
bool getHasColorExport(const Function &F)
int getMTBUFBaseOpcode(unsigned Opc)
bool isGFX90A(const MCSubtargetInfo &STI)
unsigned getSamplecntBitMask(const IsaVersion &Version)
unsigned getDefaultQueueImplicitArgPosition(unsigned CodeObjectVersion)
std::tuple< char, unsigned, unsigned > parseAsmPhysRegName(StringRef RegName)
Returns a valid charcode or 0 in the first entry if this is a valid physical register name.
bool hasSRAMECC(const MCSubtargetInfo &STI)
bool getHasDepthExport(const Function &F)
bool isGFX8_GFX9_GFX10(const MCSubtargetInfo &STI)
bool getMUBUFHasVAddr(unsigned Opc)
bool isTrue16Inst(unsigned Opc)
unsigned getVGPREncodingMSBs(MCRegister Reg, const MCRegisterInfo &MRI)
std::pair< unsigned, unsigned > getVOPDComponents(unsigned VOPDOpcode)
bool isInlinableLiteral32(int32_t Literal, bool HasInv2Pi)
bool isGFX12(const MCSubtargetInfo &STI)
unsigned getInitialPSInputAddr(const Function &F)
unsigned encodeExpcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Expcnt)
bool isAsyncStore(unsigned Opc)
unsigned getDynamicVGPRBlockSize(const Function &F)
unsigned getKmcntBitMask(const IsaVersion &Version)
MCRegister getVGPRWithMSBs(MCRegister Reg, unsigned MSBs, const MCRegisterInfo &MRI)
If Reg is a low VGPR return a corresponding high VGPR with MSBs set.
unsigned getVmcntBitMask(const IsaVersion &Version)
bool isNotGFX10Plus(const MCSubtargetInfo &STI)
bool hasMAIInsts(const MCSubtargetInfo &STI)
unsigned getBitOp2(unsigned Opc)
bool isIntrinsicSourceOfDivergence(unsigned IntrID)
unsigned getXcntBitMask(const IsaVersion &Version)
bool isGenericAtomic(unsigned Opc)
const MFMA_F8F6F4_Info * getWMMA_F8F6F4_WithFormatArgs(unsigned FmtA, unsigned FmtB, unsigned F8F8Opcode)
Waitcnt decodeStorecntDscnt(const IsaVersion &Version, unsigned StorecntDscnt)
bool isGFX8Plus(const MCSubtargetInfo &STI)
LLVM_READNONE bool isInlinableIntLiteral(int64_t Literal)
Is this literal inlinable, and not one of the values intended for floating point values.
unsigned getLgkmcntBitMask(const IsaVersion &Version)
bool getMUBUFTfe(unsigned Opc)
unsigned getBvhcntBitMask(const IsaVersion &Version)
bool hasSMRDSignedImmOffset(const MCSubtargetInfo &ST)
bool hasMIMG_R128(const MCSubtargetInfo &STI)
bool hasGFX10_3Insts(const MCSubtargetInfo &STI)
std::pair< const AMDGPU::OpName *, const AMDGPU::OpName * > getVGPRLoweringOperandTables(const MCInstrDesc &Desc)
bool hasG16(const MCSubtargetInfo &STI)
unsigned getAddrSizeMIMGOp(const MIMGBaseOpcodeInfo *BaseOpcode, const MIMGDimInfo *Dim, bool IsA16, bool IsG16Supported)
int getMTBUFOpcode(unsigned BaseOpc, unsigned Elements)
bool isGFX13Plus(const MCSubtargetInfo &STI)
unsigned getExpcntBitMask(const IsaVersion &Version)
bool hasArchitectedFlatScratch(const MCSubtargetInfo &STI)
int32_t getMCOpcode(uint32_t Opcode, unsigned Gen)
bool getMUBUFHasSoffset(unsigned Opc)
bool isNotGFX11Plus(const MCSubtargetInfo &STI)
bool isGFX11Plus(const MCSubtargetInfo &STI)
std::optional< unsigned > getInlineEncodingV2F16(uint32_t Literal)
bool isSISrcFPOperand(const MCInstrDesc &Desc, unsigned OpNo)
Is this floating-point operand?
std::tuple< char, unsigned, unsigned > parseAsmConstraintPhysReg(StringRef Constraint)
Returns a valid charcode or 0 in the first entry if this is a valid physical register constraint.
unsigned getHostcallImplicitArgPosition(unsigned CodeObjectVersion)
static unsigned getDefaultCustomOperandEncoding(const CustomOperandVal *Opr, int Size, const MCSubtargetInfo &STI)
static unsigned encodeLoadcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Loadcnt)
bool isGFX10Plus(const MCSubtargetInfo &STI)
static bool decodeCustomOperand(const CustomOperandVal *Opr, int Size, unsigned Code, int &Idx, StringRef &Name, unsigned &Val, bool &IsDefault, const MCSubtargetInfo &STI)
static bool isValidRegPrefix(char C)
std::optional< int64_t > getSMRDEncodedOffset(const MCSubtargetInfo &ST, int64_t ByteOffset, bool IsBuffer, bool HasSOffset)
bool isGlobalSegment(const GlobalValue *GV)
int64_t encode32BitLiteral(int64_t Imm, OperandType Type, bool IsLit)
@ OPERAND_KIMM32
Operand with 32-bit immediate that uses the constant bus.
Definition SIDefines.h:233
@ OPERAND_REG_INLINE_C_LAST
Definition SIDefines.h:256
@ OPERAND_REG_IMM_V2FP16
Definition SIDefines.h:210
@ OPERAND_REG_INLINE_C_FP64
Definition SIDefines.h:224
@ OPERAND_REG_INLINE_C_BF16
Definition SIDefines.h:221
@ OPERAND_REG_INLINE_C_V2BF16
Definition SIDefines.h:226
@ OPERAND_REG_IMM_V2INT16
Definition SIDefines.h:212
@ OPERAND_REG_IMM_BF16
Definition SIDefines.h:207
@ OPERAND_REG_IMM_INT32
Operands with register, 32-bit, or 64-bit immediate.
Definition SIDefines.h:202
@ OPERAND_REG_IMM_V2BF16
Definition SIDefines.h:209
@ OPERAND_REG_INLINE_AC_FIRST
Definition SIDefines.h:258
@ OPERAND_REG_IMM_FP16
Definition SIDefines.h:208
@ OPERAND_REG_IMM_V2FP16_SPLAT
Definition SIDefines.h:211
@ OPERAND_REG_IMM_NOINLINE_V2FP16
Definition SIDefines.h:213
@ OPERAND_REG_IMM_FP64
Definition SIDefines.h:206
@ OPERAND_REG_INLINE_C_V2FP16
Definition SIDefines.h:227
@ OPERAND_REG_INLINE_AC_INT32
Operands with an AccVGPR register or inline constant.
Definition SIDefines.h:238
@ OPERAND_REG_INLINE_AC_FP32
Definition SIDefines.h:239
@ OPERAND_REG_IMM_V2INT32
Definition SIDefines.h:214
@ OPERAND_REG_IMM_FP32
Definition SIDefines.h:205
@ OPERAND_REG_INLINE_C_FIRST
Definition SIDefines.h:255
@ OPERAND_REG_INLINE_C_FP32
Definition SIDefines.h:223
@ OPERAND_REG_INLINE_AC_LAST
Definition SIDefines.h:259
@ OPERAND_REG_INLINE_C_INT32
Definition SIDefines.h:219
@ OPERAND_REG_INLINE_C_V2INT16
Definition SIDefines.h:225
@ OPERAND_REG_IMM_V2FP32
Definition SIDefines.h:215
@ OPERAND_REG_INLINE_AC_FP64
Definition SIDefines.h:240
@ OPERAND_REG_INLINE_C_FP16
Definition SIDefines.h:222
@ OPERAND_INLINE_SPLIT_BARRIER_INT32
Definition SIDefines.h:230
std::optional< unsigned > getPKFMACF16InlineEncoding(uint32_t Literal, bool IsGFX11Plus)
raw_ostream & operator<<(raw_ostream &OS, const AMDGPU::Waitcnt &Wait)
void initDefaultAMDKernelCodeT(AMDGPUMCKernelCodeT &KernelCode, const MCSubtargetInfo *STI)
bool isNotGFX9Plus(const MCSubtargetInfo &STI)
bool isDPALU_DPP(const MCInstrDesc &OpDesc, const MCInstrInfo &MII, const MCSubtargetInfo &ST)
bool hasGDS(const MCSubtargetInfo &STI)
bool isLegalSMRDEncodedUnsignedOffset(const MCSubtargetInfo &ST, int64_t EncodedOffset)
bool isGFX9Plus(const MCSubtargetInfo &STI)
bool hasDPPSrc1SGPR(const MCSubtargetInfo &STI)
const int OPR_ID_DUPLICATE
bool isVOPD(unsigned Opc)
VOPD::InstInfo getVOPDInstInfo(const MCInstrDesc &OpX, const MCInstrDesc &OpY)
unsigned encodeVmcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Vmcnt)
unsigned decodeExpcnt(const IsaVersion &Version, unsigned Waitcnt)
bool isCvt_F32_Fp8_Bf8_e64(unsigned Opc)
Waitcnt decodeLoadcntDscnt(const IsaVersion &Version, unsigned LoadcntDscnt)
std::optional< unsigned > getInlineEncodingV2I16(uint32_t Literal)
unsigned getRegBitWidth(const TargetRegisterClass &RC)
Get the size in bits of a register from the register class RC.
bool isGFX1170(const MCSubtargetInfo &STI)
static unsigned encodeStorecntDscnt(const IsaVersion &Version, unsigned Storecnt, unsigned Dscnt)
bool isGFX1250(const MCSubtargetInfo &STI)
const MIMGBaseOpcodeInfo * getMIMGBaseOpcode(unsigned Opc)
bool isVI(const MCSubtargetInfo &STI)
bool isTensorStore(unsigned Opc)
bool getMUBUFIsBufferInv(unsigned Opc)
bool supportsScaleOffset(const MCInstrInfo &MII, unsigned Opcode)
MCRegister mc2PseudoReg(MCRegister Reg)
Convert hardware register Reg to a pseudo register.
std::optional< unsigned > getInlineEncodingV2BF16(uint32_t Literal)
static int encodeCustomOperand(const CustomOperandVal *Opr, int Size, const StringRef Name, int64_t InputVal, unsigned &UsedOprMask, const MCSubtargetInfo &STI)
unsigned hasKernargPreload(const MCSubtargetInfo &STI)
bool supportsWGP(const MCSubtargetInfo &STI)
bool isMAC(unsigned Opc)
bool isCI(const MCSubtargetInfo &STI)
unsigned encodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Lgkmcnt)
bool getVOP2IsSingle(unsigned Opc)
bool getMAIIsDGEMM(unsigned Opc)
Returns true if MAI operation is a double precision GEMM.
LLVM_READONLY const MIMGBaseOpcodeInfo * getMIMGBaseOpcodeInfo(unsigned BaseOpcode)
const int OPR_ID_UNKNOWN
unsigned getCompletionActionImplicitArgPosition(unsigned CodeObjectVersion)
SmallVector< unsigned > getIntegerVecAttribute(const Function &F, StringRef Name, unsigned Size, unsigned DefaultVal)
bool isGFX1250Plus(const MCSubtargetInfo &STI)
int getMaskedMIMGOp(unsigned Opc, unsigned NewChannels)
bool isNotGFX12Plus(const MCSubtargetInfo &STI)
bool getMTBUFHasVAddr(unsigned Opc)
unsigned decodeVmcnt(const IsaVersion &Version, unsigned Waitcnt)
uint8_t getELFABIVersion(const Triple &T, unsigned CodeObjectVersion)
std::pair< unsigned, unsigned > getIntegerPairAttribute(const Function &F, StringRef Name, std::pair< unsigned, unsigned > Default, bool OnlyFirstRequired)
unsigned getLoadcntBitMask(const IsaVersion &Version)
bool isInlinableLiteralI16(int32_t Literal, bool HasInv2Pi)
bool hasVOPD(const MCSubtargetInfo &STI)
int getVOPDFull(unsigned OpX, unsigned OpY, unsigned EncodingFamily, bool VOPD3)
static unsigned encodeDscnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Dscnt)
bool isInlinableLiteral64(int64_t Literal, bool HasInv2Pi)
Is this literal inlinable.
const MFMA_F8F6F4_Info * getMFMA_F8F6F4_WithFormatArgs(unsigned CBSZ, unsigned BLGP, unsigned F8F8Opcode)
unsigned getMultigridSyncArgImplicitArgPosition(unsigned CodeObjectVersion)
bool isGFX9_GFX10_GFX11(const MCSubtargetInfo &STI)
bool isGFX9_GFX10(const MCSubtargetInfo &STI)
int getMUBUFElements(unsigned Opc)
static unsigned encodeLoadcntDscnt(const IsaVersion &Version, unsigned Loadcnt, unsigned Dscnt)
const GcnBufferFormatInfo * getGcnBufferFormatInfo(uint8_t BitsPerComp, uint8_t NumComponents, uint8_t NumFormat, const MCSubtargetInfo &STI)
unsigned mapWMMA3AddrTo2AddrOpcode(unsigned Opc)
bool isPermlane16(unsigned Opc)
bool getMUBUFHasSrsrc(unsigned Opc)
unsigned getDscntBitMask(const IsaVersion &Version)
bool hasAny64BitVGPROperands(const MCInstrDesc &OpDesc, const MCInstrInfo &MII, const MCSubtargetInfo &ST)
constexpr std::underlying_type_t< E > Mask()
Get a bitmask with 1s in all places up to the high-order bit of E's largest value.
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
Definition CallingConv.h:24
@ AMDGPU_CS
Used for Mesa/AMDPAL compute shaders.
@ AMDGPU_VS
Used for Mesa vertex shaders, or AMDPAL last shader stage before rasterization (vertex shader if tess...
@ AMDGPU_KERNEL
Used for AMDGPU code object kernels.
@ AMDGPU_Gfx
Used for AMD graphics targets.
@ AMDGPU_CS_ChainPreserve
Used on AMDGPUs to give the middle-end more control over argument placement.
@ AMDGPU_HS
Used for Mesa/AMDPAL hull shaders (= tessellation control shaders).
@ AMDGPU_GS
Used for Mesa/AMDPAL geometry shaders.
@ AMDGPU_CS_Chain
Used on AMDGPUs to give the middle-end more control over argument placement.
@ AMDGPU_PS
Used for Mesa/AMDPAL pixel shaders.
@ SPIR_KERNEL
Used for SPIR kernel functions.
@ AMDGPU_ES
Used for AMDPAL shader stage before geometry shader if geometry is in use.
@ AMDGPU_LS
Used for AMDPAL vertex shader if tessellation is in use.
@ C
The default llvm calling convention, compatible with C.
Definition CallingConv.h:34
@ ELFABIVERSION_AMDGPU_HSA_V4
Definition ELF.h:384
@ ELFABIVERSION_AMDGPU_HSA_V5
Definition ELF.h:385
@ ELFABIVERSION_AMDGPU_HSA_V6
Definition ELF.h:386
initializer< Ty > init(const Ty &Val)
std::enable_if_t< detail::IsValidPointer< X, Y >::value, X * > extract_or_null(Y &&MD)
Extract a Value from Metadata, allowing null.
Definition Metadata.h:683
std::enable_if_t< detail::IsValidPointer< X, Y >::value, X * > extract(Y &&MD)
Extract a Value from Metadata.
Definition Metadata.h:668
This is an optimization pass for GlobalISel generic memory operations.
Definition Types.h:26
@ Low
Lower the current thread's priority such that it does not affect foreground tasks significantly.
Definition Threading.h:280
bool all_of(R &&range, UnaryPredicate P)
Provide wrappers to std::all_of which take ranges instead of having to pass begin/end explicitly.
Definition STLExtras.h:1739
constexpr bool isInt(int64_t x)
Checks if an integer fits into the given bit width.
Definition MathExtras.h:165
auto enum_seq(EnumT Begin, EnumT End)
Iterate over an enum type from Begin up to - but not including - End.
Definition Sequence.h:337
@ Wait
Definition Threading.h:60
testing::Matcher< const detail::ErrorHolder & > Failed()
Definition Error.h:198
constexpr T alignDown(U Value, V Align, W Skew=0)
Returns the largest unsigned integer less than or equal to Value and is Skew mod Align.
Definition MathExtras.h:546
std::string utostr(uint64_t X, bool isNeg=false)
constexpr auto equal_to(T &&Arg)
Functor variant of std::equal_to that can be used as a UnaryPredicate in functional algorithms like a...
Definition STLExtras.h:2173
Op::Description Desc
FunctionAddr VTableAddr uintptr_t uintptr_t Version
Definition InstrProf.h:302
constexpr uint32_t Hi_32(uint64_t Value)
Return the high 32 bits of a 64 bit value.
Definition MathExtras.h:150
LLVM_ABI void report_fatal_error(Error Err, bool gen_crash_diag=true)
Definition Error.cpp:163
constexpr bool isUInt(uint64_t x)
Checks if an unsigned integer fits into the given bit width.
Definition MathExtras.h:189
constexpr uint32_t Lo_32(uint64_t Value)
Return the low 32 bits of a 64 bit value.
Definition MathExtras.h:155
LLVM_ABI raw_fd_ostream & errs()
This returns a reference to a raw_ostream for standard error.
constexpr T divideCeil(U Numerator, V Denominator)
Returns the integer ceil(Numerator / Denominator).
Definition MathExtras.h:394
To bit_cast(const From &from) noexcept
Definition bit.h:90
uint64_t alignTo(uint64_t Size, Align A)
Returns a multiple of A needed to store Size bytes.
Definition Alignment.h:144
DWARFExpression::Operation Op
raw_ostream & operator<<(raw_ostream &OS, const APFixedPoint &FX)
@ AlwaysUniform
The result values are always uniform.
Definition Uniformity.h:23
@ Default
The result values are uniform if and only if all operands are uniform.
Definition Uniformity.h:20
#define N
AMD Kernel Code Object (amd_kernel_code_t).
Instruction set architecture version.