21#include "llvm/IR/IntrinsicsAMDGPU.h"
22#include "llvm/IR/IntrinsicsR600.h"
32#define GET_INSTRINFO_NAMED_OPS
33#define GET_INSTRMAP_INFO
34#include "AMDGPUGenInstrInfo.inc"
39 llvm::cl::desc(
"Set default AMDHSA Code Object Version (module flag "
40 "or asm directive still take priority if present)"));
45unsigned getBitMask(
unsigned Shift,
unsigned Width) {
46 return ((1 << Width) - 1) << Shift;
52unsigned packBits(
unsigned Src,
unsigned Dst,
unsigned Shift,
unsigned Width) {
53 unsigned Mask = getBitMask(Shift, Width);
54 return ((Src << Shift) & Mask) | (Dst & ~Mask);
60unsigned unpackBits(
unsigned Src,
unsigned Shift,
unsigned Width) {
61 return (Src & getBitMask(Shift, Width)) >> Shift;
65unsigned getVmcntBitShiftLo(
unsigned VersionMajor) {
70unsigned getVmcntBitWidthLo(
unsigned VersionMajor) {
75unsigned getExpcntBitShift(
unsigned VersionMajor) {
80unsigned getExpcntBitWidth(
unsigned VersionMajor) {
return 3; }
83unsigned getLgkmcntBitShift(
unsigned VersionMajor) {
88unsigned getLgkmcntBitWidth(
unsigned VersionMajor) {
93unsigned getVmcntBitShiftHi(
unsigned VersionMajor) {
return 14; }
96unsigned getVmcntBitWidthHi(
unsigned VersionMajor) {
97 return (VersionMajor == 9 || VersionMajor == 10) ? 2 : 0;
101unsigned getLoadcntBitWidth(
unsigned VersionMajor) {
106unsigned getSamplecntBitWidth(
unsigned VersionMajor) {
111unsigned getBvhcntBitWidth(
unsigned VersionMajor) {
116unsigned getDscntBitWidth(
unsigned VersionMajor) {
121unsigned getDscntBitShift(
unsigned VersionMajor) {
return 0; }
124unsigned getStorecntBitWidth(
unsigned VersionMajor) {
129unsigned getKmcntBitWidth(
unsigned VersionMajor) {
134unsigned getXcntBitWidth(
unsigned VersionMajor,
unsigned VersionMinor) {
139unsigned getLoadcntStorecntBitShift(
unsigned VersionMajor) {
144inline unsigned getVaSdstBitWidth() {
return 3; }
147inline unsigned getVaSdstBitShift() {
return 9; }
150inline unsigned getVmVsrcBitWidth() {
return 3; }
153inline unsigned getVmVsrcBitShift() {
return 2; }
156inline unsigned getVaVdstBitWidth() {
return 4; }
159inline unsigned getVaVdstBitShift() {
return 12; }
162inline unsigned getVaVccBitWidth() {
return 1; }
165inline unsigned getVaVccBitShift() {
return 1; }
168inline unsigned getSaSdstBitWidth() {
return 1; }
171inline unsigned getSaSdstBitShift() {
return 0; }
174inline unsigned getVaSsrcBitWidth() {
return 1; }
177inline unsigned getVaSsrcBitShift() {
return 8; }
180inline unsigned getHoldCntWidth(
unsigned VersionMajor,
unsigned VersionMinor) {
181 static constexpr const unsigned MinMajor = 10;
182 static constexpr const unsigned MinMinor = 3;
183 return std::tie(VersionMajor, VersionMinor) >= std::tie(MinMajor, MinMinor)
189inline unsigned getHoldCntBitShift() {
return 7; }
214 M.getModuleFlag(
"amdhsa_code_object_version"))) {
215 return (
unsigned)Ver->getZExtValue() / 100;
226 switch (ABIVersion) {
242 switch (CodeObjectVersion) {
251 Twine(CodeObjectVersion));
256 switch (CodeObjectVersion) {
269 switch (CodeObjectVersion) {
280 switch (CodeObjectVersion) {
291 switch (CodeObjectVersion) {
301#define GET_MIMGBaseOpcodesTable_IMPL
302#define GET_MIMGDimInfoTable_IMPL
303#define GET_MIMGInfoTable_IMPL
304#define GET_MIMGLZMappingTable_IMPL
305#define GET_MIMGMIPMappingTable_IMPL
306#define GET_MIMGBiasMappingTable_IMPL
307#define GET_MIMGOffsetMappingTable_IMPL
308#define GET_MIMGG16MappingTable_IMPL
309#define GET_MAIInstInfoTable_IMPL
310#define GET_WMMAInstInfoTable_IMPL
311#include "AMDGPUGenSearchableTables.inc"
314 unsigned VDataDwords,
unsigned VAddrDwords) {
316 getMIMGOpcodeHelper(BaseOpcode, MIMGEncoding, VDataDwords, VAddrDwords);
317 return Info ? Info->Opcode : -1;
330 return NewInfo ? NewInfo->
Opcode : -1;
335 bool IsG16Supported) {
342 AddrWords += AddrComponents;
350 if ((IsA16 && !IsG16Supported) || BaseOpcode->
G16)
423#define GET_FP4FP8DstByteSelTable_DECL
424#define GET_FP4FP8DstByteSelTable_IMPL
437#define GET_DPMACCInstructionTable_DECL
438#define GET_DPMACCInstructionTable_IMPL
439#define GET_MTBUFInfoTable_DECL
440#define GET_MTBUFInfoTable_IMPL
441#define GET_MUBUFInfoTable_DECL
442#define GET_MUBUFInfoTable_IMPL
443#define GET_SMInfoTable_DECL
444#define GET_SMInfoTable_IMPL
445#define GET_VOP1InfoTable_DECL
446#define GET_VOP1InfoTable_IMPL
447#define GET_VOP2InfoTable_DECL
448#define GET_VOP2InfoTable_IMPL
449#define GET_VOP3InfoTable_DECL
450#define GET_VOP3InfoTable_IMPL
451#define GET_VOPC64DPPTable_DECL
452#define GET_VOPC64DPPTable_IMPL
453#define GET_VOPC64DPP8Table_DECL
454#define GET_VOPC64DPP8Table_IMPL
455#define GET_VOPCAsmOnlyInfoTable_DECL
456#define GET_VOPCAsmOnlyInfoTable_IMPL
457#define GET_VOP3CAsmOnlyInfoTable_DECL
458#define GET_VOP3CAsmOnlyInfoTable_IMPL
459#define GET_VOPDComponentTable_DECL
460#define GET_VOPDComponentTable_IMPL
461#define GET_VOPDPairs_DECL
462#define GET_VOPDPairs_IMPL
463#define GET_VOPTrue16Table_DECL
464#define GET_VOPTrue16Table_IMPL
465#define GET_True16D16Table_IMPL
466#define GET_WMMAOpcode2AddrMappingTable_DECL
467#define GET_WMMAOpcode2AddrMappingTable_IMPL
468#define GET_WMMAOpcode3AddrMappingTable_DECL
469#define GET_WMMAOpcode3AddrMappingTable_IMPL
470#define GET_getMFMA_F8F6F4_WithSize_DECL
471#define GET_getMFMA_F8F6F4_WithSize_IMPL
472#define GET_isMFMA_F8F6F4Table_IMPL
473#define GET_isCvtScaleF32_F32F16ToF8F4Table_IMPL
475#include "AMDGPUGenSearchableTables.inc"
479 return Info ? Info->BaseOpcode : -1;
484 getMTBUFInfoFromBaseOpcodeAndElements(BaseOpc, Elements);
485 return Info ? Info->Opcode : -1;
490 return Info ? Info->elements : 0;
495 return Info && Info->has_vaddr;
500 return Info && Info->has_srsrc;
505 return Info && Info->has_soffset;
510 return Info ? Info->BaseOpcode : -1;
515 getMUBUFInfoFromBaseOpcodeAndElements(BaseOpc, Elements);
516 return Info ? Info->Opcode : -1;
521 return Info ? Info->elements : 0;
526 return Info && Info->has_vaddr;
531 return Info && Info->has_srsrc;
536 return Info && Info->has_soffset;
541 return Info && Info->IsBufferInv;
546 return Info && Info->tfe;
550 const SMInfo *Info = getSMEMOpcodeHelper(
Opc);
551 return Info && Info->IsBuffer;
555 const VOPInfo *Info = getVOP1OpcodeHelper(
Opc);
556 return !Info || Info->IsSingle;
560 const VOPInfo *Info = getVOP2OpcodeHelper(
Opc);
561 return !Info || Info->IsSingle;
565 const VOPInfo *Info = getVOP3OpcodeHelper(
Opc);
566 return !Info || Info->IsSingle;
570 return isVOPC64DPPOpcodeHelper(
Opc) || isVOPC64DPP8OpcodeHelper(
Opc);
577 return Info && Info->is_dgemm;
582 return Info && Info->is_gfx940_xdl;
587 return Info ? Info->is_wmma_xdl :
false;
591 switch (EncodingVal) {
608 unsigned F8F8Opcode) {
611 return getMFMA_F8F6F4_InstWithNumRegs(SrcANumRegs, SrcBNumRegs, F8F8Opcode);
631 unsigned F8F8Opcode) {
634 return getMFMA_F8F6F4_InstWithNumRegs(SrcANumRegs, SrcBNumRegs, F8F8Opcode);
638 if (ST.hasFeature(AMDGPU::FeatureGFX13Insts))
640 if (ST.hasFeature(AMDGPU::FeatureGFX1250Insts))
642 if (ST.hasFeature(AMDGPU::FeatureGFX12Insts))
644 if (ST.hasFeature(AMDGPU::FeatureGFX11Insts))
651 Opc = IsConvertibleToBitOp ? (
unsigned)AMDGPU::V_BITOP3_B32_e64 :
Opc;
662 EncodingFamily, VOPD3) != -1;
666 CanBeVOPDX = Info->CanBeVOPDX;
669 EncodingFamily, VOPD3) != -1;
670 return {CanBeVOPDX, CanBeVOPDY};
673 return {
false,
false};
678 Opc = IsConvertibleToBitOp ? (
unsigned)AMDGPU::V_BITOP3_B32_e64 :
Opc;
680 return Info ? Info->VOPDOp : ~0u;
688 return Opc == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 ||
689 Opc == AMDGPU::V_MAC_F32_e64_gfx10 ||
690 Opc == AMDGPU::V_MAC_F32_e64_vi ||
691 Opc == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 ||
692 Opc == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 ||
693 Opc == AMDGPU::V_MAC_F16_e64_vi ||
694 Opc == AMDGPU::V_FMAC_F64_e64_gfx90a ||
695 Opc == AMDGPU::V_FMAC_F64_e64_gfx12 ||
696 Opc == AMDGPU::V_FMAC_F64_e64_gfx13 ||
697 Opc == AMDGPU::V_FMAC_F32_e64_gfx10 ||
698 Opc == AMDGPU::V_FMAC_F32_e64_gfx11 ||
699 Opc == AMDGPU::V_FMAC_F32_e64_gfx12 ||
700 Opc == AMDGPU::V_FMAC_F32_e64_gfx13 ||
701 Opc == AMDGPU::V_FMAC_F32_e64_vi ||
702 Opc == AMDGPU::V_FMAC_LEGACY_F32_e64_gfx10 ||
703 Opc == AMDGPU::V_FMAC_DX9_ZERO_F32_e64_gfx11 ||
704 Opc == AMDGPU::V_FMAC_F16_e64_gfx10 ||
705 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx11 ||
706 Opc == AMDGPU::V_FMAC_F16_fake16_e64_gfx11 ||
707 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx12 ||
708 Opc == AMDGPU::V_FMAC_F16_fake16_e64_gfx12 ||
709 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx13 ||
710 Opc == AMDGPU::V_FMAC_F16_fake16_e64_gfx13 ||
711 Opc == AMDGPU::V_DOT2C_F32_F16_e64_vi ||
712 Opc == AMDGPU::V_DOT2C_F32_BF16_e64_vi ||
713 Opc == AMDGPU::V_DOT2C_I32_I16_e64_vi ||
714 Opc == AMDGPU::V_DOT4C_I32_I8_e64_vi ||
715 Opc == AMDGPU::V_DOT8C_I32_I4_e64_vi;
719 return Opc == AMDGPU::V_PERMLANE16_B32_gfx10 ||
720 Opc == AMDGPU::V_PERMLANEX16_B32_gfx10 ||
721 Opc == AMDGPU::V_PERMLANE16_B32_e64_gfx11 ||
722 Opc == AMDGPU::V_PERMLANEX16_B32_e64_gfx11 ||
723 Opc == AMDGPU::V_PERMLANE16_B32_e64_gfx12 ||
724 Opc == AMDGPU::V_PERMLANEX16_B32_e64_gfx12 ||
725 Opc == AMDGPU::V_PERMLANE16_VAR_B32_e64_gfx12 ||
726 Opc == AMDGPU::V_PERMLANEX16_VAR_B32_e64_gfx12;
730 return Opc == AMDGPU::V_CVT_F32_BF8_e64_gfx12 ||
731 Opc == AMDGPU::V_CVT_F32_FP8_e64_gfx12 ||
732 Opc == AMDGPU::V_CVT_F32_BF8_e64_dpp_gfx12 ||
733 Opc == AMDGPU::V_CVT_F32_FP8_e64_dpp_gfx12 ||
734 Opc == AMDGPU::V_CVT_F32_BF8_e64_dpp8_gfx12 ||
735 Opc == AMDGPU::V_CVT_F32_FP8_e64_dpp8_gfx12 ||
736 Opc == AMDGPU::V_CVT_PK_F32_BF8_fake16_e64_gfx12 ||
737 Opc == AMDGPU::V_CVT_PK_F32_FP8_fake16_e64_gfx12 ||
738 Opc == AMDGPU::V_CVT_PK_F32_BF8_t16_e64_gfx12 ||
739 Opc == AMDGPU::V_CVT_PK_F32_FP8_t16_e64_gfx12;
743 return Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SWAP ||
744 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_ADD ||
745 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SUB ||
746 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SMIN ||
747 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_UMIN ||
748 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SMAX ||
749 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_UMAX ||
750 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_AND ||
751 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_OR ||
752 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_XOR ||
753 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_INC ||
754 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_DEC ||
755 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FADD ||
756 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FMIN ||
757 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FMAX ||
758 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_CMPSWAP ||
759 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SUB_CLAMP_U32 ||
760 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_COND_SUB_U32 ||
761 Opc == AMDGPU::G_AMDGPU_ATOMIC_CMPXCHG;
765 return Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B8_gfx1250 ||
766 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B32_gfx1250 ||
767 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B64_gfx1250 ||
768 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B128_gfx1250 ||
769 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B8_SADDR_gfx1250 ||
770 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B32_SADDR_gfx1250 ||
771 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B64_SADDR_gfx1250 ||
772 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B128_SADDR_gfx1250;
776 return Opc == TENSOR_STORE_FROM_LDS_d2_gfx1250 ||
777 Opc == TENSOR_STORE_FROM_LDS_d4_gfx1250;
797 return Info && Info->IsTrue16;
804 if (Info->HasFP8DstByteSel)
806 if (Info->HasFP4DstByteSel)
814 return Info && Info->IsDPMACCInstruction;
819 return Info ? Info->Opcode3Addr : ~0u;
824 return Info ? Info->Opcode2Addr : ~0u;
831 return getMCOpcodeGen(Opcode,
static_cast<Subtarget
>(Gen));
838 case AMDGPU::V_AND_B32_e32:
840 case AMDGPU::V_OR_B32_e32:
842 case AMDGPU::V_XOR_B32_e32:
844 case AMDGPU::V_XNOR_B32_e32:
849int getVOPDFull(
unsigned OpX,
unsigned OpY,
unsigned EncodingFamily,
851 bool IsConvertibleToBitOp = VOPD3 ?
getBitOp2(OpY) : 0;
852 OpY = IsConvertibleToBitOp ? (
unsigned)AMDGPU::V_BITOP3_B32_e64 : OpY;
854 getVOPDInfoFromComponentOpcodes(OpX, OpY, EncodingFamily, VOPD3);
855 return Info ? Info->Opcode : -1;
859 const VOPDInfo *Info = getVOPDOpcodeHelper(VOPDOpcode);
861 const auto *OpX = getVOPDBaseFromComponent(Info->OpX);
862 const auto *OpY = getVOPDBaseFromComponent(Info->OpY);
864 return {OpX->BaseVOP, OpY->BaseVOP};
876 HasSrc2Acc = TiedIdx != -1;
886 if (Opcode == AMDGPU::V_CNDMASK_B32_e32 ||
887 Opcode == AMDGPU::V_CNDMASK_B32_e64) {
894 getNamedOperandIdx(Opcode, OpName::src0))) {
897 NumVOPD3Mods = SrcOperandsNum;
907 for (CompOprIdx =
Component::SRC1; CompOprIdx < OperandsNum; ++CompOprIdx) {
909 MandatoryLiteralIdx = CompOprIdx;
916 return getNamedOperandIdx(Opcode, OpName::bitop3);
934 std::function<
MCRegister(
unsigned,
unsigned)> GetRegIdx,
944 unsigned BanksMask) ->
bool {
951 if ((BaseX.
id() & BanksMask) == (BaseY.
id() & BanksMask))
954 ((BaseX.
id() + 1) & BanksMask) == (BaseY.
id() & BanksMask))
957 (BaseX.
id() & BanksMask) == ((BaseY.
id() + 1) & BanksMask))
969 if (!OpXRegs[CompOprIdx] || !OpYRegs[CompOprIdx])
982 if (
MRI.regsOverlap(OpXRegs[CompOprIdx], OpYRegs[CompOprIdx]))
988 if (banksOverlap(OpXRegs[CompOprIdx], OpYRegs[CompOprIdx], BanksMasks) &&
990 OpXRegs[CompOprIdx] != OpYRegs[CompOprIdx]))
1005InstInfo::getRegIndices(
unsigned CompIdx,
1006 std::function<
MCRegister(
unsigned,
unsigned)> GetRegIdx,
1010 const auto &Comp = CompInfo[CompIdx];
1013 RegIndices[
DST] = GetRegIdx(CompIdx, Comp.getIndexOfDstInMCOperands());
1016 unsigned CompSrcIdx = CompOprIdx -
DST_NUM;
1018 Comp.hasRegSrcOperand(CompSrcIdx)
1019 ? GetRegIdx(CompIdx,
1020 Comp.getIndexOfSrcInMCOperands(CompSrcIdx, VOPD3))
1035 const auto &OpXDesc = InstrInfo->get(OpX);
1036 const auto &OpYDesc = InstrInfo->get(OpY);
1048 if (!STI.getFeatureBits().test(FeatureSupportsXNACK))
1050 if (!STI.getFeatureBits().test(FeatureSupportsSRAMECC))
1059 std::optional<bool> XnackRequested;
1060 std::optional<bool> SramEccRequested;
1062 for (
const std::string &Feature : Features.
getFeatures()) {
1063 if (Feature ==
"+xnack")
1064 XnackRequested =
true;
1065 else if (Feature ==
"-xnack")
1066 XnackRequested =
false;
1067 else if (Feature ==
"+sramecc")
1068 SramEccRequested =
true;
1069 else if (Feature ==
"-sramecc")
1070 SramEccRequested =
false;
1076 if (XnackRequested) {
1077 if (XnackSupported) {
1083 if (*XnackRequested) {
1084 errs() <<
"warning: xnack 'On' was requested for a processor that does "
1085 "not support it!\n";
1087 errs() <<
"warning: xnack 'Off' was requested for a processor that "
1088 "does not support it!\n";
1093 if (SramEccRequested) {
1094 if (SramEccSupported) {
1101 if (*SramEccRequested) {
1102 errs() <<
"warning: sramecc 'On' was requested for a processor that "
1103 "does not support it!\n";
1105 errs() <<
"warning: sramecc 'Off' was requested for a processor that "
1106 "does not support it!\n";
1124 TargetID.
split(TargetIDSplit,
':');
1126 for (
const auto &FeatureString : TargetIDSplit) {
1127 if (FeatureString.starts_with(
"xnack"))
1129 if (FeatureString.starts_with(
"sramecc"))
1135 const Triple &TargetTriple = STI.getTargetTriple();
1139 <<
'-' << TargetTriple.
getOSName() <<
'-'
1142 std::string Processor;
1147 Processor = STI.getCPU().
str();
1153 std::string Features;
1157 Features +=
":sramecc-";
1159 Features +=
":sramecc+";
1162 Features +=
":xnack-";
1164 Features +=
":xnack+";
1167 StreamRep << Processor << Features;
1231 unsigned FlatWorkGroupSize) {
1232 assert(FlatWorkGroupSize != 0);
1242 unsigned MaxBarriers = 16;
1246 return std::min(MaxWaves /
N, MaxBarriers);
1261 unsigned FlatWorkGroupSize) {
1274 unsigned FlatWorkGroupSize) {
1332 return Addressable ? AddressableNumSGPRs : 108;
1333 if (
Version.Major >= 8 && !Addressable)
1334 AddressableNumSGPRs = 112;
1339 return std::min(MaxNumSGPRs, AddressableNumSGPRs);
1343 bool FlatScrUsed,
bool XNACKUsed) {
1344 unsigned ExtraSGPRs = 0;
1375 return divideCeil(std::max(1u, NumRegs), Granule);
1385 unsigned DynamicVGPRBlockSize,
1386 std::optional<bool> EnableWavefrontSize32) {
1390 if (DynamicVGPRBlockSize != 0)
1391 return DynamicVGPRBlockSize;
1393 bool IsWave32 = EnableWavefrontSize32
1394 ? *EnableWavefrontSize32
1398 return IsWave32 ? 24 : 12;
1401 return IsWave32 ? 16 : 8;
1403 return IsWave32 ? 8 : 4;
1407 std::optional<bool> EnableWavefrontSize32) {
1411 bool IsWave32 = EnableWavefrontSize32
1412 ? *EnableWavefrontSize32
1416 return IsWave32 ? 16 : 8;
1418 return IsWave32 ? 8 : 4;
1430 return IsWave32 ? 1536 : 768;
1431 return IsWave32 ? 1024 : 512;
1436 if (Features.test(Feature1024AddressableVGPRs))
1437 return Features.
test(FeatureWavefrontSize32) ? 1024 : 512;
1442 unsigned DynamicVGPRBlockSize) {
1444 if (Features.test(FeatureGFX90AInsts))
1447 if (DynamicVGPRBlockSize != 0)
1455 unsigned DynamicVGPRBlockSize) {
1463 unsigned TotalNumVGPRs) {
1464 if (NumVGPRs < Granule)
1466 unsigned RoundedRegs =
alignTo(NumVGPRs, Granule);
1467 return std::min(std::max(TotalNumVGPRs / RoundedRegs, 1u), MaxWaves);
1498 unsigned DynamicVGPRBlockSize) {
1502 if (WavesPerEU >= MaxWavesPerEU)
1506 unsigned AddrsableNumVGPRs =
1509 unsigned MaxNumVGPRs =
alignDown(TotNumVGPRs / WavesPerEU, Granule);
1511 if (MaxNumVGPRs ==
alignDown(TotNumVGPRs / MaxWavesPerEU, Granule))
1515 DynamicVGPRBlockSize);
1516 if (WavesPerEU < MinWavesPerEU)
1519 unsigned MaxNumVGPRsNext =
alignDown(TotNumVGPRs / (WavesPerEU + 1), Granule);
1520 unsigned MinNumVGPRs = 1 + std::min(MaxNumVGPRs - Granule, MaxNumVGPRsNext);
1521 return std::min(MinNumVGPRs, AddrsableNumVGPRs);
1525 unsigned DynamicVGPRBlockSize) {
1528 unsigned MaxNumVGPRs =
1531 unsigned AddressableNumVGPRs =
1533 return std::min(MaxNumVGPRs, AddressableNumVGPRs);
1537 std::optional<bool> EnableWavefrontSize32) {
1545 unsigned DynamicVGPRBlockSize,
1546 std::optional<bool> EnableWavefrontSize32) {
1606 return C ==
'v' ||
C ==
's' ||
C ==
'a';
1615 if (
RegName.consume_front(
"[")) {
1622 unsigned NumRegs = End - Idx + 1;
1624 return {Kind, Idx, NumRegs};
1630 return {Kind, Idx, 1};
1636std::tuple<char, unsigned, unsigned>
1644std::pair<unsigned, unsigned>
1646 std::pair<unsigned, unsigned>
Default,
1647 bool OnlyFirstRequired) {
1649 return {Attr->first, Attr->second.value_or(
Default.second)};
1653std::optional<std::pair<unsigned, std::optional<unsigned>>>
1655 bool OnlyFirstRequired) {
1657 if (!
A.isStringAttribute())
1658 return std::nullopt;
1661 std::pair<unsigned, std::optional<unsigned>> Ints;
1662 std::pair<StringRef, StringRef> Strs =
A.getValueAsString().split(
',');
1663 if (Strs.first.trim().getAsInteger(0, Ints.first)) {
1664 Ctx.emitError(
"can't parse first integer attribute " + Name);
1665 return std::nullopt;
1667 unsigned Second = 0;
1668 if (Strs.second.trim().getAsInteger(0, Second)) {
1669 if (!OnlyFirstRequired || !Strs.second.trim().empty()) {
1670 Ctx.emitError(
"can't parse second integer attribute " + Name);
1671 return std::nullopt;
1674 Ints.second = Second;
1683 std::optional<SmallVector<unsigned>> R =
1688std::optional<SmallVector<unsigned>>
1695 return std::nullopt;
1696 if (!
A.isStringAttribute()) {
1697 Ctx.emitError(Name +
" is not a string attribute");
1698 return std::nullopt;
1706 std::pair<StringRef, StringRef> Strs = S.
split(
',');
1708 if (Strs.first.trim().getAsInteger(0, IntVal)) {
1709 Ctx.emitError(
"can't parse integer attribute " + Strs.first +
" in " +
1711 return std::nullopt;
1718 Ctx.emitError(
"attribute " + Name +
1719 " has incorrect number of integers; expected " +
1721 return std::nullopt;
1738 if (
Low.ule(Val) &&
High.ugt(Val))
1741 if (
Low.uge(Val) &&
High.ult(Val))
1751 if (
Wait.LoadCnt != ~0u)
1752 OS << LS <<
"LoadCnt: " <<
Wait.LoadCnt;
1753 if (
Wait.ExpCnt != ~0u)
1754 OS << LS <<
"ExpCnt: " <<
Wait.ExpCnt;
1755 if (
Wait.DsCnt != ~0u)
1756 OS << LS <<
"DsCnt: " <<
Wait.DsCnt;
1757 if (
Wait.StoreCnt != ~0u)
1758 OS << LS <<
"StoreCnt: " <<
Wait.StoreCnt;
1759 if (
Wait.SampleCnt != ~0u)
1760 OS << LS <<
"SampleCnt: " <<
Wait.SampleCnt;
1761 if (
Wait.BvhCnt != ~0u)
1762 OS << LS <<
"BvhCnt: " <<
Wait.BvhCnt;
1763 if (
Wait.KmCnt != ~0u)
1764 OS << LS <<
"KmCnt: " <<
Wait.KmCnt;
1765 if (
Wait.XCnt != ~0u)
1766 OS << LS <<
"XCnt: " <<
Wait.XCnt;
1774 return (1 << (getVmcntBitWidthLo(
Version.Major) +
1775 getVmcntBitWidthHi(
Version.Major))) -
1780 return (1 << getLoadcntBitWidth(
Version.Major)) - 1;
1784 return (1 << getSamplecntBitWidth(
Version.Major)) - 1;
1788 return (1 << getBvhcntBitWidth(
Version.Major)) - 1;
1792 return (1 << getExpcntBitWidth(
Version.Major)) - 1;
1796 return (1 << getLgkmcntBitWidth(
Version.Major)) - 1;
1800 return (1 << getDscntBitWidth(
Version.Major)) - 1;
1804 return (1 << getKmcntBitWidth(
Version.Major)) - 1;
1812 return (1 << getStorecntBitWidth(
Version.Major)) - 1;
1816 bool HasExtendedWaitCounts =
IV.Major >= 12;
1817 if (HasExtendedWaitCounts) {
1835 unsigned VmcntLo = getBitMask(getVmcntBitShiftLo(
Version.Major),
1836 getVmcntBitWidthLo(
Version.Major));
1837 unsigned Expcnt = getBitMask(getExpcntBitShift(
Version.Major),
1838 getExpcntBitWidth(
Version.Major));
1839 unsigned Lgkmcnt = getBitMask(getLgkmcntBitShift(
Version.Major),
1840 getLgkmcntBitWidth(
Version.Major));
1841 unsigned VmcntHi = getBitMask(getVmcntBitShiftHi(
Version.Major),
1842 getVmcntBitWidthHi(
Version.Major));
1843 return VmcntLo | Expcnt | Lgkmcnt | VmcntHi;
1847 unsigned VmcntLo = unpackBits(
Waitcnt, getVmcntBitShiftLo(
Version.Major),
1848 getVmcntBitWidthLo(
Version.Major));
1849 unsigned VmcntHi = unpackBits(
Waitcnt, getVmcntBitShiftHi(
Version.Major),
1850 getVmcntBitWidthHi(
Version.Major));
1851 return VmcntLo | VmcntHi << getVmcntBitWidthLo(
Version.Major);
1856 getExpcntBitWidth(
Version.Major));
1861 getLgkmcntBitWidth(
Version.Major));
1865 unsigned &Expcnt,
unsigned &Lgkmcnt) {
1882 getVmcntBitWidthLo(
Version.Major));
1883 return packBits(Vmcnt >> getVmcntBitWidthLo(
Version.Major),
Waitcnt,
1884 getVmcntBitShiftHi(
Version.Major),
1885 getVmcntBitWidthHi(
Version.Major));
1890 return packBits(Expcnt,
Waitcnt, getExpcntBitShift(
Version.Major),
1891 getExpcntBitWidth(
Version.Major));
1896 return packBits(Lgkmcnt,
Waitcnt, getLgkmcntBitShift(
Version.Major),
1897 getLgkmcntBitWidth(
Version.Major));
1901 unsigned Expcnt,
unsigned Lgkmcnt) {
1916 unsigned Dscnt = getBitMask(getDscntBitShift(
Version.Major),
1917 getDscntBitWidth(
Version.Major));
1919 unsigned Storecnt = getBitMask(getLoadcntStorecntBitShift(
Version.Major),
1920 getStorecntBitWidth(
Version.Major));
1921 return Dscnt | Storecnt;
1923 unsigned Loadcnt = getBitMask(getLoadcntStorecntBitShift(
Version.Major),
1924 getLoadcntBitWidth(
Version.Major));
1925 return Dscnt | Loadcnt;
1931 getLoadcntStorecntBitShift(
Version.Major),
1932 getLoadcntBitWidth(
Version.Major)));
1933 Decoded.
set(
DS_CNT, unpackBits(LoadcntDscnt, getDscntBitShift(
Version.Major),
1934 getDscntBitWidth(
Version.Major)));
1941 getLoadcntStorecntBitShift(
Version.Major),
1942 getStorecntBitWidth(
Version.Major)));
1943 Decoded.
set(
DS_CNT, unpackBits(StorecntDscnt, getDscntBitShift(
Version.Major),
1944 getDscntBitWidth(
Version.Major)));
1950 return packBits(Loadcnt,
Waitcnt, getLoadcntStorecntBitShift(
Version.Major),
1951 getLoadcntBitWidth(
Version.Major));
1955 unsigned Storecnt) {
1956 return packBits(Storecnt,
Waitcnt, getLoadcntStorecntBitShift(
Version.Major),
1957 getStorecntBitWidth(
Version.Major));
1963 getDscntBitWidth(
Version.Major));
1980 unsigned Storecnt,
unsigned Dscnt) {
2001 for (
int Idx = 0; Idx <
Size; ++Idx) {
2002 const auto &
Op = Opr[Idx];
2003 if (
Op.isSupported(STI))
2004 Enc |=
Op.encode(
Op.Default);
2010 int Size,
unsigned Code,
2011 bool &HasNonDefaultVal,
2013 unsigned UsedOprMask = 0;
2014 HasNonDefaultVal =
false;
2015 for (
int Idx = 0; Idx <
Size; ++Idx) {
2016 const auto &
Op = Opr[Idx];
2017 if (!
Op.isSupported(STI))
2019 UsedOprMask |=
Op.getMask();
2020 unsigned Val =
Op.decode(Code);
2021 if (!
Op.isValid(Val))
2023 HasNonDefaultVal |= (Val !=
Op.Default);
2025 return (Code & ~UsedOprMask) == 0;
2029 unsigned Code,
int &Idx,
StringRef &Name,
2030 unsigned &Val,
bool &IsDefault,
2032 while (Idx <
Size) {
2033 const auto &
Op = Opr[Idx++];
2034 if (
Op.isSupported(STI)) {
2036 Val =
Op.decode(Code);
2037 IsDefault = (Val ==
Op.Default);
2047 if (InputVal < 0 || InputVal >
Op.Max)
2049 return Op.encode(InputVal);
2054 unsigned &UsedOprMask,
2057 for (
int Idx = 0; Idx <
Size; ++Idx) {
2058 const auto &
Op = Opr[Idx];
2059 if (
Op.Name == Name) {
2060 if (!
Op.isSupported(STI)) {
2064 auto OprMask =
Op.getMask();
2065 if (OprMask & UsedOprMask)
2067 UsedOprMask |= OprMask;
2090 HasNonDefaultVal, STI);
2122 return unpackBits(Encoded, getVmVsrcBitShift(), getVmVsrcBitWidth());
2126 return unpackBits(Encoded, getVaVdstBitShift(), getVaVdstBitWidth());
2130 return unpackBits(Encoded, getSaSdstBitShift(), getSaSdstBitWidth());
2134 return unpackBits(Encoded, getVaSdstBitShift(), getVaSdstBitWidth());
2138 return unpackBits(Encoded, getVaVccBitShift(), getVaVccBitWidth());
2142 return unpackBits(Encoded, getVaSsrcBitShift(), getVaSsrcBitWidth());
2146 return unpackBits(Encoded, getHoldCntBitShift(),
2151 return packBits(VmVsrc, Encoded, getVmVsrcBitShift(), getVmVsrcBitWidth());
2160 return packBits(VaVdst, Encoded, getVaVdstBitShift(), getVaVdstBitWidth());
2169 return packBits(SaSdst, Encoded, getSaSdstBitShift(), getSaSdstBitWidth());
2178 return packBits(VaSdst, Encoded, getVaSdstBitShift(), getVaSdstBitWidth());
2187 return packBits(VaVcc, Encoded, getVaVccBitShift(), getVaVccBitWidth());
2196 return packBits(VaSsrc, Encoded, getVaSsrcBitShift(), getVaSsrcBitWidth());
2206 return packBits(HoldCnt, Encoded, getHoldCntBitShift(),
2243 if (Val.Tgt <= Id && Id <= Val.Tgt + Val.MaxIndex) {
2244 Index = (Val.MaxIndex == 0) ? -1 : (Id - Val.Tgt);
2255 if (Val.MaxIndex == 0 && Name == Val.Name)
2258 if (Val.MaxIndex > 0 && Name.starts_with(Val.Name)) {
2259 StringRef Suffix = Name.drop_front(Val.Name.size());
2266 if (Suffix.
size() > 1 && Suffix[0] ==
'0')
2269 return Val.Tgt + Id;
2298namespace MTBUFFormat {
2324 if (Name == lookupTable[Id])
2496 return F.getFnAttributeAsParsedInteger(
"InitialPSInputAddr", 0);
2501 return F.getFnAttributeAsParsedInteger(
2502 "amdgpu-color-export",
2507 return F.getFnAttributeAsParsedInteger(
"amdgpu-depth-export", 0) != 0;
2512 F.getFnAttributeAsParsedInteger(
"amdgpu-dynamic-vgpr-block-size", 0);
2525 return STI.
hasFeature(AMDGPU::FeatureSRAMECC);
2529 return STI.
hasFeature(AMDGPU::FeatureMIMG_R128) &&
2542 return !STI.
hasFeature(AMDGPU::FeatureUnpackedD16VMem) && !
isCI(STI) &&
2553 return Version.Minor >= 3 ? 13 : 5;
2557 return HasSampler ? 4 : 5;
2568 return STI.
hasFeature(AMDGPU::FeatureSouthernIslands);
2572 return STI.
hasFeature(AMDGPU::FeatureSeaIslands);
2576 return STI.
hasFeature(AMDGPU::FeatureVolcanicIslands);
2670 return STI.
hasFeature(AMDGPU::FeatureGCN3Encoding);
2674 return STI.
hasFeature(AMDGPU::FeatureGFX10_AEncoding);
2678 return STI.
hasFeature(AMDGPU::FeatureGFX10_BEncoding);
2682 return STI.
hasFeature(AMDGPU::FeatureGFX10_3Insts);
2690 return STI.
hasFeature(AMDGPU::FeatureGFX90AInsts);
2694 return STI.
hasFeature(AMDGPU::FeatureGFX940Insts);
2698 return STI.
hasFeature(AMDGPU::FeatureArchitectedFlatScratch);
2702 return STI.
hasFeature(AMDGPU::FeatureMAIInsts);
2706 return STI.
hasFeature(AMDGPU::FeatureVOPDInsts);
2710 return STI.
hasFeature(AMDGPU::FeatureDPPSrc1SGPR);
2714 return STI.
hasFeature(AMDGPU::FeatureKernargPreload);
2718 int32_t ArgNumVGPR) {
2719 if (has90AInsts && ArgNumAGPR)
2720 return alignTo(ArgNumVGPR, 4) + ArgNumAGPR;
2721 return std::max(ArgNumVGPR, ArgNumAGPR);
2727 return SGPRClass.
contains(FirstSubReg != 0 ? FirstSubReg :
Reg) ||
2735#define MAP_REG2REG \
2736 using namespace AMDGPU; \
2737 switch (Reg.id()) { \
2740 CASE_CI_VI(FLAT_SCR) \
2741 CASE_CI_VI(FLAT_SCR_LO) \
2742 CASE_CI_VI(FLAT_SCR_HI) \
2743 CASE_VI_GFX9PLUS(TTMP0) \
2744 CASE_VI_GFX9PLUS(TTMP1) \
2745 CASE_VI_GFX9PLUS(TTMP2) \
2746 CASE_VI_GFX9PLUS(TTMP3) \
2747 CASE_VI_GFX9PLUS(TTMP4) \
2748 CASE_VI_GFX9PLUS(TTMP5) \
2749 CASE_VI_GFX9PLUS(TTMP6) \
2750 CASE_VI_GFX9PLUS(TTMP7) \
2751 CASE_VI_GFX9PLUS(TTMP8) \
2752 CASE_VI_GFX9PLUS(TTMP9) \
2753 CASE_VI_GFX9PLUS(TTMP10) \
2754 CASE_VI_GFX9PLUS(TTMP11) \
2755 CASE_VI_GFX9PLUS(TTMP12) \
2756 CASE_VI_GFX9PLUS(TTMP13) \
2757 CASE_VI_GFX9PLUS(TTMP14) \
2758 CASE_VI_GFX9PLUS(TTMP15) \
2759 CASE_VI_GFX9PLUS(TTMP0_TTMP1) \
2760 CASE_VI_GFX9PLUS(TTMP2_TTMP3) \
2761 CASE_VI_GFX9PLUS(TTMP4_TTMP5) \
2762 CASE_VI_GFX9PLUS(TTMP6_TTMP7) \
2763 CASE_VI_GFX9PLUS(TTMP8_TTMP9) \
2764 CASE_VI_GFX9PLUS(TTMP10_TTMP11) \
2765 CASE_VI_GFX9PLUS(TTMP12_TTMP13) \
2766 CASE_VI_GFX9PLUS(TTMP14_TTMP15) \
2767 CASE_VI_GFX9PLUS(TTMP0_TTMP1_TTMP2_TTMP3) \
2768 CASE_VI_GFX9PLUS(TTMP4_TTMP5_TTMP6_TTMP7) \
2769 CASE_VI_GFX9PLUS(TTMP8_TTMP9_TTMP10_TTMP11) \
2770 CASE_VI_GFX9PLUS(TTMP12_TTMP13_TTMP14_TTMP15) \
2771 CASE_VI_GFX9PLUS(TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7) \
2772 CASE_VI_GFX9PLUS(TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11) \
2773 CASE_VI_GFX9PLUS(TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \
2775 TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \
2776 CASE_GFXPRE11_GFX11PLUS(M0) \
2777 CASE_GFXPRE11_GFX11PLUS(SGPR_NULL) \
2778 CASE_GFXPRE11_GFX11PLUS_TO(SGPR_NULL64, SGPR_NULL) \
2781#define CASE_CI_VI(node) \
2782 assert(!isSI(STI)); \
2784 return isCI(STI) ? node##_ci : node##_vi;
2786#define CASE_VI_GFX9PLUS(node) \
2788 return isGFX9Plus(STI) ? node##_gfx9plus : node##_vi;
2790#define CASE_GFXPRE11_GFX11PLUS(node) \
2792 return isGFX11Plus(STI) ? node##_gfx11plus : node##_gfxpre11;
2794#define CASE_GFXPRE11_GFX11PLUS_TO(node, result) \
2796 return isGFX11Plus(STI) ? result##_gfx11plus : result##_gfxpre11;
2805#undef CASE_VI_GFX9PLUS
2806#undef CASE_GFXPRE11_GFX11PLUS
2807#undef CASE_GFXPRE11_GFX11PLUS_TO
2809#define CASE_CI_VI(node) \
2813#define CASE_VI_GFX9PLUS(node) \
2815 case node##_gfx9plus: \
2817#define CASE_GFXPRE11_GFX11PLUS(node) \
2818 case node##_gfx11plus: \
2819 case node##_gfxpre11: \
2821#define CASE_GFXPRE11_GFX11PLUS_TO(node, result)
2827 case AMDGPU::SRC_SHARED_BASE_LO:
2828 case AMDGPU::SRC_SHARED_BASE:
2829 case AMDGPU::SRC_SHARED_LIMIT_LO:
2830 case AMDGPU::SRC_SHARED_LIMIT:
2831 case AMDGPU::SRC_PRIVATE_BASE_LO:
2832 case AMDGPU::SRC_PRIVATE_BASE:
2833 case AMDGPU::SRC_PRIVATE_LIMIT_LO:
2834 case AMDGPU::SRC_PRIVATE_LIMIT:
2835 case AMDGPU::SRC_FLAT_SCRATCH_BASE_LO:
2836 case AMDGPU::SRC_FLAT_SCRATCH_BASE_HI:
2837 case AMDGPU::SRC_POPS_EXITING_WAVE_ID:
2839 case AMDGPU::SRC_VCCZ:
2840 case AMDGPU::SRC_EXECZ:
2841 case AMDGPU::SRC_SCC:
2843 case AMDGPU::SGPR_NULL:
2851#undef CASE_VI_GFX9PLUS
2852#undef CASE_GFXPRE11_GFX11PLUS
2853#undef CASE_GFXPRE11_GFX11PLUS_TO
2858 unsigned OpType =
Desc.operands()[OpNo].OperandType;
2865 unsigned OpType =
Desc.operands()[OpNo].OperandType;
2888 unsigned OpType =
Desc.operands()[OpNo].OperandType;
2899 case AMDGPU::VGPR_16RegClassID:
2900 case AMDGPU::VGPR_16_Lo128RegClassID:
2901 case AMDGPU::SGPR_LO16RegClassID:
2902 case AMDGPU::AGPR_LO16RegClassID:
2904 case AMDGPU::SGPR_32RegClassID:
2905 case AMDGPU::VGPR_32RegClassID:
2906 case AMDGPU::VGPR_32_Lo256RegClassID:
2907 case AMDGPU::VRegOrLds_32RegClassID:
2908 case AMDGPU::AGPR_32RegClassID:
2909 case AMDGPU::VS_32RegClassID:
2910 case AMDGPU::AV_32RegClassID:
2911 case AMDGPU::SReg_32RegClassID:
2912 case AMDGPU::SReg_32_XM0RegClassID:
2913 case AMDGPU::SRegOrLds_32RegClassID:
2915 case AMDGPU::SGPR_64RegClassID:
2916 case AMDGPU::VS_64RegClassID:
2917 case AMDGPU::SReg_64RegClassID:
2918 case AMDGPU::VReg_64RegClassID:
2919 case AMDGPU::AReg_64RegClassID:
2920 case AMDGPU::SReg_64_XEXECRegClassID:
2921 case AMDGPU::VReg_64_Align2RegClassID:
2922 case AMDGPU::AReg_64_Align2RegClassID:
2923 case AMDGPU::AV_64RegClassID:
2924 case AMDGPU::AV_64_Align2RegClassID:
2925 case AMDGPU::VReg_64_Lo256_Align2RegClassID:
2926 case AMDGPU::VS_64_Lo256RegClassID:
2928 case AMDGPU::SGPR_96RegClassID:
2929 case AMDGPU::SReg_96RegClassID:
2930 case AMDGPU::VReg_96RegClassID:
2931 case AMDGPU::AReg_96RegClassID:
2932 case AMDGPU::VReg_96_Align2RegClassID:
2933 case AMDGPU::AReg_96_Align2RegClassID:
2934 case AMDGPU::AV_96RegClassID:
2935 case AMDGPU::AV_96_Align2RegClassID:
2936 case AMDGPU::VReg_96_Lo256_Align2RegClassID:
2938 case AMDGPU::SGPR_128RegClassID:
2939 case AMDGPU::SReg_128RegClassID:
2940 case AMDGPU::VReg_128RegClassID:
2941 case AMDGPU::AReg_128RegClassID:
2942 case AMDGPU::VReg_128_Align2RegClassID:
2943 case AMDGPU::AReg_128_Align2RegClassID:
2944 case AMDGPU::AV_128RegClassID:
2945 case AMDGPU::AV_128_Align2RegClassID:
2946 case AMDGPU::SReg_128_XNULLRegClassID:
2947 case AMDGPU::VReg_128_Lo256_Align2RegClassID:
2949 case AMDGPU::SGPR_160RegClassID:
2950 case AMDGPU::SReg_160RegClassID:
2951 case AMDGPU::VReg_160RegClassID:
2952 case AMDGPU::AReg_160RegClassID:
2953 case AMDGPU::VReg_160_Align2RegClassID:
2954 case AMDGPU::AReg_160_Align2RegClassID:
2955 case AMDGPU::AV_160RegClassID:
2956 case AMDGPU::AV_160_Align2RegClassID:
2957 case AMDGPU::VReg_160_Lo256_Align2RegClassID:
2959 case AMDGPU::SGPR_192RegClassID:
2960 case AMDGPU::SReg_192RegClassID:
2961 case AMDGPU::VReg_192RegClassID:
2962 case AMDGPU::AReg_192RegClassID:
2963 case AMDGPU::VReg_192_Align2RegClassID:
2964 case AMDGPU::AReg_192_Align2RegClassID:
2965 case AMDGPU::AV_192RegClassID:
2966 case AMDGPU::AV_192_Align2RegClassID:
2967 case AMDGPU::VReg_192_Lo256_Align2RegClassID:
2969 case AMDGPU::SGPR_224RegClassID:
2970 case AMDGPU::SReg_224RegClassID:
2971 case AMDGPU::VReg_224RegClassID:
2972 case AMDGPU::AReg_224RegClassID:
2973 case AMDGPU::VReg_224_Align2RegClassID:
2974 case AMDGPU::AReg_224_Align2RegClassID:
2975 case AMDGPU::AV_224RegClassID:
2976 case AMDGPU::AV_224_Align2RegClassID:
2977 case AMDGPU::VReg_224_Lo256_Align2RegClassID:
2979 case AMDGPU::SGPR_256RegClassID:
2980 case AMDGPU::SReg_256RegClassID:
2981 case AMDGPU::VReg_256RegClassID:
2982 case AMDGPU::AReg_256RegClassID:
2983 case AMDGPU::VReg_256_Align2RegClassID:
2984 case AMDGPU::AReg_256_Align2RegClassID:
2985 case AMDGPU::AV_256RegClassID:
2986 case AMDGPU::AV_256_Align2RegClassID:
2987 case AMDGPU::SReg_256_XNULLRegClassID:
2988 case AMDGPU::VReg_256_Lo256_Align2RegClassID:
2990 case AMDGPU::SGPR_288RegClassID:
2991 case AMDGPU::SReg_288RegClassID:
2992 case AMDGPU::VReg_288RegClassID:
2993 case AMDGPU::AReg_288RegClassID:
2994 case AMDGPU::VReg_288_Align2RegClassID:
2995 case AMDGPU::AReg_288_Align2RegClassID:
2996 case AMDGPU::AV_288RegClassID:
2997 case AMDGPU::AV_288_Align2RegClassID:
2998 case AMDGPU::VReg_288_Lo256_Align2RegClassID:
3000 case AMDGPU::SGPR_320RegClassID:
3001 case AMDGPU::SReg_320RegClassID:
3002 case AMDGPU::VReg_320RegClassID:
3003 case AMDGPU::AReg_320RegClassID:
3004 case AMDGPU::VReg_320_Align2RegClassID:
3005 case AMDGPU::AReg_320_Align2RegClassID:
3006 case AMDGPU::AV_320RegClassID:
3007 case AMDGPU::AV_320_Align2RegClassID:
3008 case AMDGPU::VReg_320_Lo256_Align2RegClassID:
3010 case AMDGPU::SGPR_352RegClassID:
3011 case AMDGPU::SReg_352RegClassID:
3012 case AMDGPU::VReg_352RegClassID:
3013 case AMDGPU::AReg_352RegClassID:
3014 case AMDGPU::VReg_352_Align2RegClassID:
3015 case AMDGPU::AReg_352_Align2RegClassID:
3016 case AMDGPU::AV_352RegClassID:
3017 case AMDGPU::AV_352_Align2RegClassID:
3018 case AMDGPU::VReg_352_Lo256_Align2RegClassID:
3020 case AMDGPU::SGPR_384RegClassID:
3021 case AMDGPU::SReg_384RegClassID:
3022 case AMDGPU::VReg_384RegClassID:
3023 case AMDGPU::AReg_384RegClassID:
3024 case AMDGPU::VReg_384_Align2RegClassID:
3025 case AMDGPU::AReg_384_Align2RegClassID:
3026 case AMDGPU::AV_384RegClassID:
3027 case AMDGPU::AV_384_Align2RegClassID:
3028 case AMDGPU::VReg_384_Lo256_Align2RegClassID:
3030 case AMDGPU::SGPR_512RegClassID:
3031 case AMDGPU::SReg_512RegClassID:
3032 case AMDGPU::VReg_512RegClassID:
3033 case AMDGPU::AReg_512RegClassID:
3034 case AMDGPU::VReg_512_Align2RegClassID:
3035 case AMDGPU::AReg_512_Align2RegClassID:
3036 case AMDGPU::AV_512RegClassID:
3037 case AMDGPU::AV_512_Align2RegClassID:
3038 case AMDGPU::VReg_512_Lo256_Align2RegClassID:
3040 case AMDGPU::SGPR_1024RegClassID:
3041 case AMDGPU::SReg_1024RegClassID:
3042 case AMDGPU::VReg_1024RegClassID:
3043 case AMDGPU::AReg_1024RegClassID:
3044 case AMDGPU::VReg_1024_Align2RegClassID:
3045 case AMDGPU::AReg_1024_Align2RegClassID:
3046 case AMDGPU::AV_1024RegClassID:
3047 case AMDGPU::AV_1024_Align2RegClassID:
3048 case AMDGPU::VReg_1024_Lo256_Align2RegClassID:
3073 (Val == 0x3fc45f306dc9c882 && HasInv2Pi);
3099 (Val == 0x3e22f983 && HasInv2Pi);
3108 return Val == 0x3F00 ||
3129 return Val == 0x3C00 ||
3156 return 192 + std::abs(
Signed);
3161 case 0x3800:
return 240;
3162 case 0xB800:
return 241;
3163 case 0x3C00:
return 242;
3164 case 0xBC00:
return 243;
3165 case 0x4000:
return 244;
3166 case 0xC000:
return 245;
3167 case 0x4400:
return 246;
3168 case 0xC400:
return 247;
3169 case 0x3118:
return 248;
3176 case 0x3F000000:
return 240;
3177 case 0xBF000000:
return 241;
3178 case 0x3F800000:
return 242;
3179 case 0xBF800000:
return 243;
3180 case 0x40000000:
return 244;
3181 case 0xC0000000:
return 245;
3182 case 0x40800000:
return 246;
3183 case 0xC0800000:
return 247;
3184 case 0x3E22F983:
return 248;
3207 return 192 + std::abs(
Signed);
3211 case 0x3F00:
return 240;
3212 case 0xBF00:
return 241;
3213 case 0x3F80:
return 242;
3214 case 0xBF80:
return 243;
3215 case 0x4000:
return 244;
3216 case 0xC000:
return 245;
3217 case 0x4080:
return 246;
3218 case 0xC080:
return 247;
3219 case 0x3E22:
return 248;
3224 return std::nullopt;
3251 return 192 + std::abs(
Signed);
3257 return std::nullopt;
3317 return Imm & 0xffff;
3359 return A->hasAttribute(Attribute::InReg) ||
3360 A->hasAttribute(Attribute::ByVal);
3363 return A->hasAttribute(Attribute::InReg);
3398 int64_t EncodedOffset) {
3407 int64_t EncodedOffset,
bool IsBuffer) {
3409 if (IsBuffer && EncodedOffset < 0)
3418 return (ByteOffset & 3) == 0;
3427 return ByteOffset >> 2;
3431 int64_t ByteOffset,
bool IsBuffer,
3437 return std::nullopt;
3440 return isInt<24>(ByteOffset) ? std::optional<int64_t>(ByteOffset)
3446 return isInt<20>(ByteOffset) ? std::optional<int64_t>(ByteOffset)
3451 return std::nullopt;
3455 ? std::optional<int64_t>(EncodedOffset)
3460 int64_t ByteOffset) {
3462 return std::nullopt;
3465 return isUInt<32>(EncodedOffset) ? std::optional<int64_t>(EncodedOffset)
3470 if (ST.getFeatureBits().test(FeatureFlatOffsetBits12))
3472 if (ST.getFeatureBits().test(FeatureFlatOffsetBits24))
3479struct SourceOfDivergence {
3482const SourceOfDivergence *lookupSourceOfDivergence(
unsigned Intr);
3487const AlwaysUniform *lookupAlwaysUniform(
unsigned Intr);
3489#define GET_SourcesOfDivergence_IMPL
3490#define GET_UniformIntrinsics_IMPL
3491#define GET_Gfx9BufferFormat_IMPL
3492#define GET_Gfx10BufferFormat_IMPL
3493#define GET_Gfx11PlusBufferFormat_IMPL
3495#include "AMDGPUGenSearchableTables.inc"
3500 return lookupSourceOfDivergence(IntrID);
3504 return lookupAlwaysUniform(IntrID);
3511 return isGFX11Plus(STI) ? getGfx11PlusBufferFormatInfo(
3512 BitsPerComp, NumComponents, NumFormat)
3514 ? getGfx10BufferFormatInfo(BitsPerComp, NumComponents, NumFormat)
3515 : getGfx9BufferFormatInfo(BitsPerComp, NumComponents, NumFormat);
3522 : getGfx9BufferFormatInfo(
Format);
3527 const unsigned VGPRClasses[] = {
3528 AMDGPU::VGPR_16RegClassID, AMDGPU::VGPR_32RegClassID,
3529 AMDGPU::VReg_64RegClassID, AMDGPU::VReg_96RegClassID,
3530 AMDGPU::VReg_128RegClassID, AMDGPU::VReg_160RegClassID,
3531 AMDGPU::VReg_192RegClassID, AMDGPU::VReg_224RegClassID,
3532 AMDGPU::VReg_256RegClassID, AMDGPU::VReg_288RegClassID,
3533 AMDGPU::VReg_320RegClassID, AMDGPU::VReg_352RegClassID,
3534 AMDGPU::VReg_384RegClassID, AMDGPU::VReg_512RegClassID,
3535 AMDGPU::VReg_1024RegClassID};
3537 for (
unsigned RCID : VGPRClasses) {
3547 unsigned Enc =
MRI.getEncodingValue(
Reg);
3554 unsigned Enc =
MRI.getEncodingValue(
Reg);
3564 if (RC->
getID() == AMDGPU::VGPR_16RegClassID) {
3574std::pair<const AMDGPU::OpName *, const AMDGPU::OpName *>
3576 static const AMDGPU::OpName VOPOps[4] = {
3577 AMDGPU::OpName::src0, AMDGPU::OpName::src1, AMDGPU::OpName::src2,
3578 AMDGPU::OpName::vdst};
3579 static const AMDGPU::OpName VDSOps[4] = {
3580 AMDGPU::OpName::addr, AMDGPU::OpName::data0, AMDGPU::OpName::data1,
3581 AMDGPU::OpName::vdst};
3582 static const AMDGPU::OpName FLATOps[4] = {
3583 AMDGPU::OpName::vaddr, AMDGPU::OpName::vdata,
3584 AMDGPU::OpName::NUM_OPERAND_NAMES, AMDGPU::OpName::vdst};
3585 static const AMDGPU::OpName BUFOps[4] = {
3586 AMDGPU::OpName::vaddr, AMDGPU::OpName::NUM_OPERAND_NAMES,
3587 AMDGPU::OpName::NUM_OPERAND_NAMES, AMDGPU::OpName::vdata};
3588 static const AMDGPU::OpName VIMGOps[4] = {
3589 AMDGPU::OpName::vaddr0, AMDGPU::OpName::vaddr1, AMDGPU::OpName::vaddr2,
3590 AMDGPU::OpName::vdata};
3595 static const AMDGPU::OpName VOPDOpsX[4] = {
3596 AMDGPU::OpName::src0X, AMDGPU::OpName::vsrc1X, AMDGPU::OpName::vsrc2X,
3597 AMDGPU::OpName::vdstX};
3598 static const AMDGPU::OpName VOPDOpsY[4] = {
3599 AMDGPU::OpName::src0Y, AMDGPU::OpName::vsrc1Y, AMDGPU::OpName::vsrc2Y,
3600 AMDGPU::OpName::vdstY};
3603 static const AMDGPU::OpName VOP2MADMKOps[4] = {
3604 AMDGPU::OpName::src0, AMDGPU::OpName::NUM_OPERAND_NAMES,
3605 AMDGPU::OpName::src1, AMDGPU::OpName::vdst};
3606 static const AMDGPU::OpName VOPDFMAMKOpsX[4] = {
3607 AMDGPU::OpName::src0X, AMDGPU::OpName::NUM_OPERAND_NAMES,
3608 AMDGPU::OpName::vsrc1X, AMDGPU::OpName::vdstX};
3609 static const AMDGPU::OpName VOPDFMAMKOpsY[4] = {
3610 AMDGPU::OpName::src0Y, AMDGPU::OpName::NUM_OPERAND_NAMES,
3611 AMDGPU::OpName::vsrc1Y, AMDGPU::OpName::vdstY};
3613 unsigned TSFlags =
Desc.TSFlags;
3618 switch (
Desc.getOpcode()) {
3620 case AMDGPU::V_WMMA_LD_SCALE_PAIRED_B32:
3621 case AMDGPU::V_WMMA_LD_SCALE_PAIRED_B32_gfx1250:
3622 case AMDGPU::V_WMMA_LD_SCALE16_PAIRED_B64:
3623 case AMDGPU::V_WMMA_LD_SCALE16_PAIRED_B64_gfx1250:
3625 case AMDGPU::V_FMAMK_F16:
3626 case AMDGPU::V_FMAMK_F16_t16:
3627 case AMDGPU::V_FMAMK_F16_t16_gfx12:
3628 case AMDGPU::V_FMAMK_F16_fake16:
3629 case AMDGPU::V_FMAMK_F16_fake16_gfx12:
3630 case AMDGPU::V_FMAMK_F32:
3631 case AMDGPU::V_FMAMK_F32_gfx12:
3632 case AMDGPU::V_FMAMK_F64:
3633 case AMDGPU::V_FMAMK_F64_gfx1250:
3634 return {VOP2MADMKOps,
nullptr};
3638 return {VOPOps,
nullptr};
3642 return {VDSOps,
nullptr};
3645 return {FLATOps,
nullptr};
3648 return {BUFOps,
nullptr};
3651 return {VIMGOps,
nullptr};
3655 return {(OpX == AMDGPU::V_FMAMK_F32) ? VOPDFMAMKOpsX : VOPDOpsX,
3656 (OpY == AMDGPU::V_FMAMK_F32) ? VOPDFMAMKOpsY : VOPDOpsY};
3663 " these instructions are not expected on gfx1250");
3689 for (
auto OpName : {OpName::vdst, OpName::src0, OpName::src1, OpName::src2}) {
3697 if (RegClass == AMDGPU::VReg_64RegClassID ||
3698 RegClass == AMDGPU::VReg_64_Align2RegClassID)
3707 case AMDGPU::V_MUL_LO_U32_e64:
3708 case AMDGPU::V_MUL_LO_U32_e64_dpp:
3709 case AMDGPU::V_MUL_LO_U32_e64_dpp_gfx1250:
3710 case AMDGPU::V_MUL_HI_U32_e64:
3711 case AMDGPU::V_MUL_HI_U32_e64_dpp:
3712 case AMDGPU::V_MUL_HI_U32_e64_dpp_gfx1250:
3713 case AMDGPU::V_MUL_HI_I32_e64:
3714 case AMDGPU::V_MUL_HI_I32_e64_dpp:
3715 case AMDGPU::V_MUL_HI_I32_e64_dpp_gfx1250:
3716 case AMDGPU::V_MAD_U32_e64:
3717 case AMDGPU::V_MAD_U32_e64_dpp:
3718 case AMDGPU::V_MAD_U32_e64_dpp_gfx1250:
3727 if (!ST.hasFeature(AMDGPU::FeatureDPALU_DPP))
3731 return ST.hasFeature(AMDGPU::FeatureGFX1250Insts);
3737 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize32768))
3739 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize65536))
3741 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize163840))
3743 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize327680))
3750 case AMDGPU::V_PK_ADD_F32:
3751 case AMDGPU::V_PK_ADD_F32_gfx12:
3752 case AMDGPU::V_PK_MUL_F32:
3753 case AMDGPU::V_PK_MUL_F32_gfx12:
3754 case AMDGPU::V_PK_FMA_F32:
3755 case AMDGPU::V_PK_FMA_F32_gfx12:
3775 OS << EncoNoCluster <<
',' << EncoNoCluster <<
',' << EncoNoCluster;
3776 return Buffer.
c_str();
3779 OS << EncoVariableDims <<
',' << EncoVariableDims <<
','
3780 << EncoVariableDims;
3781 return Buffer.
c_str();
3784 OS << Dims[0] <<
',' << Dims[1] <<
',' << Dims[2];
3785 return Buffer.
c_str();
3792 std::optional<SmallVector<unsigned>> Attr =
3796 if (!Attr.has_value())
3805 A.Dims = {(*Attr)[0], (*Attr)[1], (*Attr)[2]};
3816 OS <<
"Unsupported";
unsigned const MachineRegisterInfo * MRI
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
static llvm::cl::opt< unsigned > DefaultAMDHSACodeObjectVersion("amdhsa-code-object-version", llvm::cl::Hidden, llvm::cl::init(llvm::AMDGPU::AMDHSA_COV6), llvm::cl::desc("Set default AMDHSA Code Object Version (module flag " "or asm directive still take priority if present)"))
Provides AMDGPU specific target descriptions.
MC layer struct for AMDGPUMCKernelCodeT, provides MCExpr functionality where required.
@ AMD_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32
This file contains the simple types necessary to represent the attributes associated with functions a...
static GCRegistry::Add< ErlangGC > A("erlang", "erlang-compatible garbage collector")
static GCRegistry::Add< CoreCLRGC > E("coreclr", "CoreCLR-compatible GC")
This file contains the declarations for the subclasses of Constant, which represent the different fla...
Register const TargetRegisterInfo * TRI
#define S_00B848_MEM_ORDERED(x)
#define S_00B848_WGP_MODE(x)
#define S_00B848_FWD_PROGRESS(x)
unsigned unsigned DefaultVal
static const int BlockSize
static const uint32_t IV[8]
static ClusterDimsAttr get(const Function &F)
ClusterDimsAttr()=default
std::string to_string() const
const std::array< unsigned, 3 > & getDims() const
bool isSramEccSupported() const
void setTargetIDFromFeaturesString(StringRef FS)
TargetIDSetting getXnackSetting() const
void print(raw_ostream &OS) const
Write string representation to OS.
AMDGPUTargetID(const MCSubtargetInfo &STI)
bool isXnackSupported() const
void setTargetIDFromTargetIDStream(StringRef TargetID)
std::string toString() const
TargetIDSetting getSramEccSetting() const
unsigned getIndexInParsedOperands(unsigned CompOprIdx) const
unsigned getIndexOfDstInParsedOperands() const
unsigned getIndexOfSrcInParsedOperands(unsigned CompSrcIdx) const
int getBitOp3OperandIdx() const
unsigned getCompParsedSrcOperandsNum() const
std::optional< unsigned > getInvalidCompOperandIndex(std::function< MCRegister(unsigned, unsigned)> GetRegIdx, const MCRegisterInfo &MRI, bool SkipSrc=false, bool AllowSameVGPR=false, bool VOPD3=false) const
std::array< MCRegister, Component::MAX_OPR_NUM > RegIndices
Represents the counter values to wait for in an s_waitcnt instruction.
unsigned get(InstCounterType T) const
void set(InstCounterType T, unsigned Val)
This class represents an incoming formal argument to a Function.
Functions, function parameters, and return types can have attributes to indicate how they should be t...
Base class for all callable instructions (InvokeInst and CallInst) Holds everything related to callin...
CallingConv::ID getCallingConv() const
LLVM_ABI bool paramHasAttr(unsigned ArgNo, Attribute::AttrKind Kind) const
Determine whether the argument or parameter has the given attribute.
constexpr bool test(unsigned I) const
unsigned getAddressSpace() const
This is an important class for using LLVM in a threaded context.
A helper class to return the specified delimiter string after the first invocation of operator String...
Describe properties that are true of each instruction in the target description file.
unsigned getNumOperands() const
Return the number of declared MachineOperands for this MachineInstruction.
ArrayRef< MCOperandInfo > operands() const
bool mayStore() const
Return true if this instruction could possibly modify memory.
bool mayLoad() const
Return true if this instruction could possibly read memory.
unsigned getNumDefs() const
Return the number of MachineOperands that are register definitions.
int getOperandConstraint(unsigned OpNum, MCOI::OperandConstraint Constraint) const
Returns the value of the specified operand constraint if it is present.
unsigned getOpcode() const
Return the opcode number for this descriptor.
Interface to description of machine instruction set.
const MCInstrDesc & get(unsigned Opcode) const
Return the machine instruction descriptor that corresponds to the specified instruction opcode.
int16_t getOpRegClassID(const MCOperandInfo &OpInfo, unsigned HwModeId) const
Return the ID of the register class to use for OpInfo, for the active HwMode HwModeId.
This holds information about one operand of a machine instruction, indicating the register class for ...
MCRegisterClass - Base class of TargetRegisterClass.
unsigned getID() const
getID() - Return the register class ID number.
MCRegister getRegister(unsigned i) const
getRegister - Return the specified register in the class.
bool contains(MCRegister Reg) const
contains - Return true if the specified register is included in this register class.
MCRegisterInfo base class - We assume that the target defines a static array of MCRegisterDesc object...
Wrapper class representing physical registers. Should be passed by value.
constexpr unsigned id() const
Generic base class for all target subtargets.
bool hasFeature(unsigned Feature) const
const Triple & getTargetTriple() const
const FeatureBitset & getFeatureBits() const
const MDOperand & getOperand(unsigned I) const
unsigned getNumOperands() const
Return number of MDNode operands.
A Module instance is used to store all the information related to an LLVM module.
SmallString - A SmallString is just a SmallVector with methods and accessors that make it work better...
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
A wrapper around a string literal that serves as a proxy for constructing global tables of StringRefs...
StringRef - Represent a constant reference to a string, i.e.
std::pair< StringRef, StringRef > split(char Separator) const
Split into two substrings around the first occurrence of a separator character.
bool getAsInteger(unsigned Radix, T &Result) const
Parse the current string as an integer of the specified radix.
std::string str() const
str - Get the contents as an std::string.
constexpr bool empty() const
empty - Check if the string is empty.
constexpr size_t size() const
size - Get the string size.
bool ends_with(StringRef Suffix) const
Check if this string ends with the given Suffix.
Manages the enabling and disabling of subtarget specific features.
const std::vector< std::string > & getFeatures() const
Returns the vector of individual subtarget features.
Triple - Helper class for working with autoconf configuration names.
LLVM_ABI StringRef getVendorName() const
Get the vendor (second) component of the triple.
LLVM_ABI StringRef getOSName() const
Get the operating system (third) component of the triple.
OSType getOS() const
Get the parsed operating system type of this triple.
ArchType getArch() const
Get the parsed architecture type of this triple.
LLVM_ABI StringRef getEnvironmentName() const
Get the optional environment (fourth) component of the triple, or "" if empty.
bool isAMDGCN() const
Tests whether the target is AMDGCN.
LLVM_ABI StringRef getArchName() const
Get the architecture (first) component of the triple.
Twine - A lightweight data structure for efficiently representing the concatenation of temporary valu...
The instances of the Type class are immutable: once they are created, they are never changed.
This class implements an extremely fast bulk output stream that can only output to a stream.
A raw_ostream that writes to an std::string.
A raw_ostream that writes to an SmallVector or SmallString.
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
@ CONSTANT_ADDRESS_32BIT
Address space for 32-bit constant memory.
@ LOCAL_ADDRESS
Address space for local memory.
@ CONSTANT_ADDRESS
Address space for constant memory (VTX2).
@ GLOBAL_ADDRESS
Address space for global memory (RAT0, VTX0).
unsigned decodeFieldVaVcc(unsigned Encoded)
unsigned encodeFieldVaVcc(unsigned Encoded, unsigned VaVcc)
unsigned decodeFieldHoldCnt(unsigned Encoded, const IsaVersion &Version)
unsigned getVaVccBitMask()
bool decodeDepCtr(unsigned Code, int &Id, StringRef &Name, unsigned &Val, bool &IsDefault, const MCSubtargetInfo &STI)
unsigned encodeFieldHoldCnt(unsigned Encoded, unsigned HoldCnt, const IsaVersion &Version)
unsigned getVmVsrcBitMask()
unsigned encodeFieldVaSsrc(unsigned Encoded, unsigned VaSsrc)
unsigned encodeFieldVaVdst(unsigned Encoded, unsigned VaVdst)
unsigned decodeFieldSaSdst(unsigned Encoded)
unsigned getHoldCntBitMask(const IsaVersion &Version)
unsigned decodeFieldVaSdst(unsigned Encoded)
unsigned getVaVdstBitMask()
unsigned getVaSsrcBitMask()
unsigned encodeFieldVmVsrc(unsigned Encoded, unsigned VmVsrc)
unsigned getVaSdstBitMask()
unsigned decodeFieldVaSsrc(unsigned Encoded)
int encodeDepCtr(const StringRef Name, int64_t Val, unsigned &UsedOprMask, const MCSubtargetInfo &STI)
unsigned encodeFieldSaSdst(unsigned Encoded, unsigned SaSdst)
const CustomOperandVal DepCtrInfo[]
bool isSymbolicDepCtrEncoding(unsigned Code, bool &HasNonDefaultVal, const MCSubtargetInfo &STI)
unsigned decodeFieldVaVdst(unsigned Encoded)
unsigned getSaSdstBitMask()
int getDefaultDepCtrEncoding(const MCSubtargetInfo &STI)
unsigned decodeFieldVmVsrc(unsigned Encoded)
unsigned encodeFieldVaSdst(unsigned Encoded, unsigned VaSdst)
bool isSupportedTgtId(unsigned Id, const MCSubtargetInfo &STI)
static constexpr ExpTgt ExpTgtInfo[]
bool getTgtName(unsigned Id, StringRef &Name, int &Index)
unsigned getTgtId(const StringRef Name)
@ ET_DUAL_SRC_BLEND_MAX_IDX
constexpr uint32_t VersionMinor
HSA metadata minor version.
constexpr uint32_t VersionMajor
HSA metadata major version.
@ COMPLETION_ACTION_OFFSET
@ MULTIGRID_SYNC_ARG_OFFSET
unsigned getVGPREncodingGranule(const MCSubtargetInfo *STI, std::optional< bool > EnableWavefrontSize32)
@ FIXED_NUM_SGPRS_FOR_INIT_BUG
unsigned getTotalNumVGPRs(const MCSubtargetInfo *STI)
unsigned getArchVGPRAllocGranule()
For subtargets with a unified VGPR file and mixed ArchVGPR/AGPR usage, returns the allocation granule...
unsigned getWavesPerEUForWorkGroup(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getWavefrontSize(const MCSubtargetInfo *STI)
unsigned getNumWavesPerEUWithNumVGPRs(const MCSubtargetInfo *STI, unsigned NumVGPRs, unsigned DynamicVGPRBlockSize)
unsigned getMaxWorkGroupsPerCU(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getMaxFlatWorkGroupSize(const MCSubtargetInfo *STI)
unsigned getMaxWavesPerEU(const MCSubtargetInfo *STI)
unsigned getWavesPerWorkGroup(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getNumExtraSGPRs(const MCSubtargetInfo *STI, bool VCCUsed, bool FlatScrUsed, bool XNACKUsed)
unsigned getSGPREncodingGranule(const MCSubtargetInfo *STI)
unsigned getLocalMemorySize(const MCSubtargetInfo *STI)
unsigned getAddressableLocalMemorySize(const MCSubtargetInfo *STI)
unsigned getEUsPerCU(const MCSubtargetInfo *STI)
unsigned getAddressableNumSGPRs(const MCSubtargetInfo *STI)
unsigned getMinNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU)
static TargetIDSetting getTargetIDSettingFromFeatureString(StringRef FeatureString)
unsigned getMinFlatWorkGroupSize(const MCSubtargetInfo *STI)
unsigned getVGPRAllocGranule(const MCSubtargetInfo *STI, unsigned DynamicVGPRBlockSize, std::optional< bool > EnableWavefrontSize32)
unsigned getMaxNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, bool Addressable)
unsigned getNumSGPRBlocks(const MCSubtargetInfo *STI, unsigned NumSGPRs)
unsigned getMinWavesPerEU(const MCSubtargetInfo *STI)
unsigned getMaxNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, unsigned DynamicVGPRBlockSize)
unsigned getSGPRAllocGranule(const MCSubtargetInfo *STI)
unsigned getMinNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, unsigned DynamicVGPRBlockSize)
unsigned getAllocatedNumVGPRBlocks(const MCSubtargetInfo *STI, unsigned NumVGPRs, unsigned DynamicVGPRBlockSize, std::optional< bool > EnableWavefrontSize32)
unsigned getEncodedNumVGPRBlocks(const MCSubtargetInfo *STI, unsigned NumVGPRs, std::optional< bool > EnableWavefrontSize32)
unsigned getOccupancyWithNumSGPRs(unsigned SGPRs, unsigned MaxWaves, AMDGPUSubtarget::Generation Gen)
static unsigned getGranulatedNumRegisterBlocks(unsigned NumRegs, unsigned Granule)
unsigned getAddressableNumArchVGPRs(const MCSubtargetInfo *STI)
unsigned getTotalNumSGPRs(const MCSubtargetInfo *STI)
unsigned getAddressableNumVGPRs(const MCSubtargetInfo *STI, unsigned DynamicVGPRBlockSize)
uint64_t encodeMsg(uint64_t MsgId, uint64_t OpId, uint64_t StreamId)
bool msgSupportsStream(int64_t MsgId, int64_t OpId, const MCSubtargetInfo &STI)
void decodeMsg(unsigned Val, uint16_t &MsgId, uint16_t &OpId, uint16_t &StreamId, const MCSubtargetInfo &STI)
bool isValidMsgId(int64_t MsgId, const MCSubtargetInfo &STI)
bool isValidMsgStream(int64_t MsgId, int64_t OpId, int64_t StreamId, const MCSubtargetInfo &STI, bool Strict)
StringRef getMsgOpName(int64_t MsgId, uint64_t Encoding, const MCSubtargetInfo &STI)
Map from an encoding to the symbolic name for a sendmsg operation.
static uint64_t getMsgIdMask(const MCSubtargetInfo &STI)
bool msgRequiresOp(int64_t MsgId, const MCSubtargetInfo &STI)
bool isValidMsgOp(int64_t MsgId, int64_t OpId, const MCSubtargetInfo &STI, bool Strict)
constexpr unsigned VOPD_VGPR_BANK_MASKS[]
constexpr unsigned COMPONENTS_NUM
constexpr unsigned VOPD3_VGPR_BANK_MASKS[]
bool isPackedFP32Inst(unsigned Opc)
bool isGCN3Encoding(const MCSubtargetInfo &STI)
bool isInlinableLiteralBF16(int16_t Literal, bool HasInv2Pi)
bool isGFX10_BEncoding(const MCSubtargetInfo &STI)
bool isInlineValue(MCRegister Reg)
bool isGFX10_GFX11(const MCSubtargetInfo &STI)
bool isInlinableLiteralV216(uint32_t Literal, uint8_t OpType)
bool isPKFMACF16InlineConstant(uint32_t Literal, bool IsGFX11Plus)
LLVM_READONLY const MIMGInfo * getMIMGInfo(unsigned Opc)
void decodeWaitcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned &Vmcnt, unsigned &Expcnt, unsigned &Lgkmcnt)
Decodes Vmcnt, Expcnt and Lgkmcnt from given Waitcnt for given isa Version, and writes decoded values...
bool isInlinableLiteralFP16(int16_t Literal, bool HasInv2Pi)
bool isSGPR(MCRegister Reg, const MCRegisterInfo *TRI)
Is Reg - scalar register.
uint64_t convertSMRDOffsetUnits(const MCSubtargetInfo &ST, uint64_t ByteOffset)
Convert ByteOffset to dwords if the subtarget uses dword SMRD immediate offsets.
static unsigned encodeStorecnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Storecnt)
MCRegister getMCReg(MCRegister Reg, const MCSubtargetInfo &STI)
If Reg is a pseudo reg, return the correct hardware register given STI otherwise return Reg.
static bool hasSMEMByteOffset(const MCSubtargetInfo &ST)
bool isVOPCAsmOnly(unsigned Opc)
int getMIMGOpcode(unsigned BaseOpcode, unsigned MIMGEncoding, unsigned VDataDwords, unsigned VAddrDwords)
bool getMTBUFHasSrsrc(unsigned Opc)
std::optional< int64_t > getSMRDEncodedLiteralOffset32(const MCSubtargetInfo &ST, int64_t ByteOffset)
bool getWMMAIsXDL(unsigned Opc)
uint8_t wmmaScaleF8F6F4FormatToNumRegs(unsigned Fmt)
static bool isSymbolicCustomOperandEncoding(const CustomOperandVal *Opr, int Size, unsigned Code, bool &HasNonDefaultVal, const MCSubtargetInfo &STI)
bool isGFX10Before1030(const MCSubtargetInfo &STI)
bool isSISrcInlinableOperand(const MCInstrDesc &Desc, unsigned OpNo)
Does this operand support only inlinable literals?
unsigned mapWMMA2AddrTo3AddrOpcode(unsigned Opc)
const int OPR_ID_UNSUPPORTED
bool shouldEmitConstantsToTextSection(const Triple &TT)
bool isInlinableLiteralV2I16(uint32_t Literal)
bool isDPMACCInstruction(unsigned Opc)
int getMTBUFElements(unsigned Opc)
bool isHi16Reg(MCRegister Reg, const MCRegisterInfo &MRI)
static int encodeCustomOperandVal(const CustomOperandVal &Op, int64_t InputVal)
unsigned getTemporalHintType(const MCInstrDesc TID)
int32_t getTotalNumVGPRs(bool has90AInsts, int32_t ArgNumAGPR, int32_t ArgNumVGPR)
iota_range< InstCounterType > inst_counter_types(InstCounterType MaxCounter)
bool isGFX10(const MCSubtargetInfo &STI)
bool isInlinableLiteralV2BF16(uint32_t Literal)
unsigned getMaxNumUserSGPRs(const MCSubtargetInfo &STI)
std::optional< unsigned > getInlineEncodingV216(bool IsFloat, uint32_t Literal)
FPType getFPDstSelType(unsigned Opc)
unsigned getNumFlatOffsetBits(const MCSubtargetInfo &ST)
For pre-GFX12 FLAT instructions the offset must be positive; MSB is ignored and forced to zero.
bool hasA16(const MCSubtargetInfo &STI)
bool isLegalSMRDEncodedSignedOffset(const MCSubtargetInfo &ST, int64_t EncodedOffset, bool IsBuffer)
bool isGFX12Plus(const MCSubtargetInfo &STI)
unsigned getNSAMaxSize(const MCSubtargetInfo &STI, bool HasSampler)
const MCRegisterClass * getVGPRPhysRegClass(MCRegister Reg, const MCRegisterInfo &MRI)
bool hasPackedD16(const MCSubtargetInfo &STI)
unsigned getStorecntBitMask(const IsaVersion &Version)
unsigned getLdsDwGranularity(const MCSubtargetInfo &ST)
bool isGFX940(const MCSubtargetInfo &STI)
bool isInlinableLiteralV2F16(uint32_t Literal)
bool isHsaAbi(const MCSubtargetInfo &STI)
bool isGFX11(const MCSubtargetInfo &STI)
const int OPR_VAL_INVALID
bool getSMEMIsBuffer(unsigned Opc)
bool isGFX10_3_GFX11(const MCSubtargetInfo &STI)
bool isGFX13(const MCSubtargetInfo &STI)
bool hasValueInRangeLikeMetadata(const MDNode &MD, int64_t Val)
Checks if Val is inside MD, a !range-like metadata.
uint8_t mfmaScaleF8F6F4FormatToNumRegs(unsigned EncodingVal)
unsigned getVOPDOpcode(unsigned Opc, bool VOPD3)
bool isGroupSegment(const GlobalValue *GV)
LLVM_ABI IsaVersion getIsaVersion(StringRef GPU)
bool getMTBUFHasSoffset(unsigned Opc)
bool hasXNACK(const MCSubtargetInfo &STI)
bool isValid32BitLiteral(uint64_t Val, bool IsFP64)
static unsigned getCombinedCountBitMask(const IsaVersion &Version, bool IsStore)
CanBeVOPD getCanBeVOPD(unsigned Opc, unsigned EncodingFamily, bool VOPD3)
unsigned encodeWaitcnt(const IsaVersion &Version, unsigned Vmcnt, unsigned Expcnt, unsigned Lgkmcnt)
Encodes Vmcnt, Expcnt and Lgkmcnt into Waitcnt for given isa Version.
bool isVOPC64DPP(unsigned Opc)
int getMUBUFOpcode(unsigned BaseOpc, unsigned Elements)
bool getMAIIsGFX940XDL(unsigned Opc)
bool isSI(const MCSubtargetInfo &STI)
unsigned getDefaultAMDHSACodeObjectVersion()
bool isReadOnlySegment(const GlobalValue *GV)
bool isArgPassedInSGPR(const Argument *A)
bool isIntrinsicAlwaysUniform(unsigned IntrID)
int getMUBUFBaseOpcode(unsigned Opc)
unsigned getAMDHSACodeObjectVersion(const Module &M)
unsigned decodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt)
unsigned getWaitcntBitMask(const IsaVersion &Version)
LLVM_READONLY bool hasNamedOperand(uint64_t Opcode, OpName NamedIdx)
bool getVOP3IsSingle(unsigned Opc)
bool isGFX9(const MCSubtargetInfo &STI)
bool isDPALU_DPP32BitOpc(unsigned Opc)
bool getVOP1IsSingle(unsigned Opc)
static bool isDwordAligned(uint64_t ByteOffset)
unsigned getVOPDEncodingFamily(const MCSubtargetInfo &ST)
bool isGFX10_AEncoding(const MCSubtargetInfo &STI)
bool isKImmOperand(const MCInstrDesc &Desc, unsigned OpNo)
Is this a KImm operand?
bool getHasColorExport(const Function &F)
int getMTBUFBaseOpcode(unsigned Opc)
bool isGFX90A(const MCSubtargetInfo &STI)
unsigned getSamplecntBitMask(const IsaVersion &Version)
unsigned getDefaultQueueImplicitArgPosition(unsigned CodeObjectVersion)
std::tuple< char, unsigned, unsigned > parseAsmPhysRegName(StringRef RegName)
Returns a valid charcode or 0 in the first entry if this is a valid physical register name.
bool hasSRAMECC(const MCSubtargetInfo &STI)
bool getHasDepthExport(const Function &F)
bool isGFX8_GFX9_GFX10(const MCSubtargetInfo &STI)
bool getMUBUFHasVAddr(unsigned Opc)
bool isTrue16Inst(unsigned Opc)
unsigned getVGPREncodingMSBs(MCRegister Reg, const MCRegisterInfo &MRI)
std::pair< unsigned, unsigned > getVOPDComponents(unsigned VOPDOpcode)
bool isInlinableLiteral32(int32_t Literal, bool HasInv2Pi)
bool isGFX12(const MCSubtargetInfo &STI)
unsigned getInitialPSInputAddr(const Function &F)
unsigned encodeExpcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Expcnt)
bool isAsyncStore(unsigned Opc)
unsigned getDynamicVGPRBlockSize(const Function &F)
unsigned getKmcntBitMask(const IsaVersion &Version)
MCRegister getVGPRWithMSBs(MCRegister Reg, unsigned MSBs, const MCRegisterInfo &MRI)
If Reg is a low VGPR return a corresponding high VGPR with MSBs set.
unsigned getVmcntBitMask(const IsaVersion &Version)
bool isNotGFX10Plus(const MCSubtargetInfo &STI)
bool hasMAIInsts(const MCSubtargetInfo &STI)
unsigned getBitOp2(unsigned Opc)
bool isIntrinsicSourceOfDivergence(unsigned IntrID)
unsigned getXcntBitMask(const IsaVersion &Version)
bool isGenericAtomic(unsigned Opc)
const MFMA_F8F6F4_Info * getWMMA_F8F6F4_WithFormatArgs(unsigned FmtA, unsigned FmtB, unsigned F8F8Opcode)
Waitcnt decodeStorecntDscnt(const IsaVersion &Version, unsigned StorecntDscnt)
bool isGFX8Plus(const MCSubtargetInfo &STI)
LLVM_READNONE bool isInlinableIntLiteral(int64_t Literal)
Is this literal inlinable, and not one of the values intended for floating point values.
unsigned getLgkmcntBitMask(const IsaVersion &Version)
bool getMUBUFTfe(unsigned Opc)
unsigned getBvhcntBitMask(const IsaVersion &Version)
bool hasSMRDSignedImmOffset(const MCSubtargetInfo &ST)
bool hasMIMG_R128(const MCSubtargetInfo &STI)
bool hasGFX10_3Insts(const MCSubtargetInfo &STI)
std::pair< const AMDGPU::OpName *, const AMDGPU::OpName * > getVGPRLoweringOperandTables(const MCInstrDesc &Desc)
bool hasG16(const MCSubtargetInfo &STI)
unsigned getAddrSizeMIMGOp(const MIMGBaseOpcodeInfo *BaseOpcode, const MIMGDimInfo *Dim, bool IsA16, bool IsG16Supported)
int getMTBUFOpcode(unsigned BaseOpc, unsigned Elements)
bool isGFX13Plus(const MCSubtargetInfo &STI)
unsigned getExpcntBitMask(const IsaVersion &Version)
bool hasArchitectedFlatScratch(const MCSubtargetInfo &STI)
int32_t getMCOpcode(uint32_t Opcode, unsigned Gen)
bool getMUBUFHasSoffset(unsigned Opc)
bool isNotGFX11Plus(const MCSubtargetInfo &STI)
bool isGFX11Plus(const MCSubtargetInfo &STI)
std::optional< unsigned > getInlineEncodingV2F16(uint32_t Literal)
bool isSISrcFPOperand(const MCInstrDesc &Desc, unsigned OpNo)
Is this floating-point operand?
std::tuple< char, unsigned, unsigned > parseAsmConstraintPhysReg(StringRef Constraint)
Returns a valid charcode or 0 in the first entry if this is a valid physical register constraint.
unsigned getHostcallImplicitArgPosition(unsigned CodeObjectVersion)
static unsigned getDefaultCustomOperandEncoding(const CustomOperandVal *Opr, int Size, const MCSubtargetInfo &STI)
static unsigned encodeLoadcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Loadcnt)
bool isGFX10Plus(const MCSubtargetInfo &STI)
static bool decodeCustomOperand(const CustomOperandVal *Opr, int Size, unsigned Code, int &Idx, StringRef &Name, unsigned &Val, bool &IsDefault, const MCSubtargetInfo &STI)
static bool isValidRegPrefix(char C)
std::optional< int64_t > getSMRDEncodedOffset(const MCSubtargetInfo &ST, int64_t ByteOffset, bool IsBuffer, bool HasSOffset)
bool isGlobalSegment(const GlobalValue *GV)
int64_t encode32BitLiteral(int64_t Imm, OperandType Type, bool IsLit)
@ OPERAND_KIMM32
Operand with 32-bit immediate that uses the constant bus.
@ OPERAND_REG_INLINE_C_LAST
@ OPERAND_REG_INLINE_C_FP64
@ OPERAND_REG_INLINE_C_BF16
@ OPERAND_REG_INLINE_C_V2BF16
@ OPERAND_REG_IMM_V2INT16
@ OPERAND_REG_IMM_INT32
Operands with register, 32-bit, or 64-bit immediate.
@ OPERAND_REG_INLINE_AC_FIRST
@ OPERAND_REG_IMM_V2FP16_SPLAT
@ OPERAND_REG_IMM_NOINLINE_V2FP16
@ OPERAND_REG_INLINE_C_V2FP16
@ OPERAND_REG_INLINE_AC_INT32
Operands with an AccVGPR register or inline constant.
@ OPERAND_REG_INLINE_AC_FP32
@ OPERAND_REG_IMM_V2INT32
@ OPERAND_REG_INLINE_C_FIRST
@ OPERAND_REG_INLINE_C_FP32
@ OPERAND_REG_INLINE_AC_LAST
@ OPERAND_REG_INLINE_C_INT32
@ OPERAND_REG_INLINE_C_V2INT16
@ OPERAND_REG_INLINE_AC_FP64
@ OPERAND_REG_INLINE_C_FP16
@ OPERAND_INLINE_SPLIT_BARRIER_INT32
std::optional< unsigned > getPKFMACF16InlineEncoding(uint32_t Literal, bool IsGFX11Plus)
raw_ostream & operator<<(raw_ostream &OS, const AMDGPU::Waitcnt &Wait)
void initDefaultAMDKernelCodeT(AMDGPUMCKernelCodeT &KernelCode, const MCSubtargetInfo *STI)
bool isNotGFX9Plus(const MCSubtargetInfo &STI)
bool isDPALU_DPP(const MCInstrDesc &OpDesc, const MCInstrInfo &MII, const MCSubtargetInfo &ST)
bool hasGDS(const MCSubtargetInfo &STI)
bool isLegalSMRDEncodedUnsignedOffset(const MCSubtargetInfo &ST, int64_t EncodedOffset)
bool isGFX9Plus(const MCSubtargetInfo &STI)
bool hasDPPSrc1SGPR(const MCSubtargetInfo &STI)
const int OPR_ID_DUPLICATE
bool isVOPD(unsigned Opc)
VOPD::InstInfo getVOPDInstInfo(const MCInstrDesc &OpX, const MCInstrDesc &OpY)
unsigned encodeVmcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Vmcnt)
unsigned decodeExpcnt(const IsaVersion &Version, unsigned Waitcnt)
bool isCvt_F32_Fp8_Bf8_e64(unsigned Opc)
Waitcnt decodeLoadcntDscnt(const IsaVersion &Version, unsigned LoadcntDscnt)
std::optional< unsigned > getInlineEncodingV2I16(uint32_t Literal)
unsigned getRegBitWidth(const TargetRegisterClass &RC)
Get the size in bits of a register from the register class RC.
bool isGFX1170(const MCSubtargetInfo &STI)
static unsigned encodeStorecntDscnt(const IsaVersion &Version, unsigned Storecnt, unsigned Dscnt)
bool isGFX1250(const MCSubtargetInfo &STI)
const MIMGBaseOpcodeInfo * getMIMGBaseOpcode(unsigned Opc)
bool isVI(const MCSubtargetInfo &STI)
bool isTensorStore(unsigned Opc)
bool getMUBUFIsBufferInv(unsigned Opc)
bool supportsScaleOffset(const MCInstrInfo &MII, unsigned Opcode)
MCRegister mc2PseudoReg(MCRegister Reg)
Convert hardware register Reg to a pseudo register.
std::optional< unsigned > getInlineEncodingV2BF16(uint32_t Literal)
static int encodeCustomOperand(const CustomOperandVal *Opr, int Size, const StringRef Name, int64_t InputVal, unsigned &UsedOprMask, const MCSubtargetInfo &STI)
unsigned hasKernargPreload(const MCSubtargetInfo &STI)
bool supportsWGP(const MCSubtargetInfo &STI)
bool isCI(const MCSubtargetInfo &STI)
unsigned encodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Lgkmcnt)
bool getVOP2IsSingle(unsigned Opc)
bool getMAIIsDGEMM(unsigned Opc)
Returns true if MAI operation is a double precision GEMM.
LLVM_READONLY const MIMGBaseOpcodeInfo * getMIMGBaseOpcodeInfo(unsigned BaseOpcode)
unsigned getCompletionActionImplicitArgPosition(unsigned CodeObjectVersion)
SmallVector< unsigned > getIntegerVecAttribute(const Function &F, StringRef Name, unsigned Size, unsigned DefaultVal)
bool isGFX1250Plus(const MCSubtargetInfo &STI)
int getMaskedMIMGOp(unsigned Opc, unsigned NewChannels)
bool isNotGFX12Plus(const MCSubtargetInfo &STI)
bool getMTBUFHasVAddr(unsigned Opc)
unsigned decodeVmcnt(const IsaVersion &Version, unsigned Waitcnt)
uint8_t getELFABIVersion(const Triple &T, unsigned CodeObjectVersion)
std::pair< unsigned, unsigned > getIntegerPairAttribute(const Function &F, StringRef Name, std::pair< unsigned, unsigned > Default, bool OnlyFirstRequired)
unsigned getLoadcntBitMask(const IsaVersion &Version)
bool isInlinableLiteralI16(int32_t Literal, bool HasInv2Pi)
bool hasVOPD(const MCSubtargetInfo &STI)
int getVOPDFull(unsigned OpX, unsigned OpY, unsigned EncodingFamily, bool VOPD3)
static unsigned encodeDscnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Dscnt)
bool isInlinableLiteral64(int64_t Literal, bool HasInv2Pi)
Is this literal inlinable.
const MFMA_F8F6F4_Info * getMFMA_F8F6F4_WithFormatArgs(unsigned CBSZ, unsigned BLGP, unsigned F8F8Opcode)
unsigned getMultigridSyncArgImplicitArgPosition(unsigned CodeObjectVersion)
bool isGFX9_GFX10_GFX11(const MCSubtargetInfo &STI)
bool isGFX9_GFX10(const MCSubtargetInfo &STI)
int getMUBUFElements(unsigned Opc)
static unsigned encodeLoadcntDscnt(const IsaVersion &Version, unsigned Loadcnt, unsigned Dscnt)
const GcnBufferFormatInfo * getGcnBufferFormatInfo(uint8_t BitsPerComp, uint8_t NumComponents, uint8_t NumFormat, const MCSubtargetInfo &STI)
unsigned mapWMMA3AddrTo2AddrOpcode(unsigned Opc)
bool isPermlane16(unsigned Opc)
bool getMUBUFHasSrsrc(unsigned Opc)
unsigned getDscntBitMask(const IsaVersion &Version)
bool hasAny64BitVGPROperands(const MCInstrDesc &OpDesc, const MCInstrInfo &MII, const MCSubtargetInfo &ST)
constexpr std::underlying_type_t< E > Mask()
Get a bitmask with 1s in all places up to the high-order bit of E's largest value.
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
@ AMDGPU_CS
Used for Mesa/AMDPAL compute shaders.
@ AMDGPU_VS
Used for Mesa vertex shaders, or AMDPAL last shader stage before rasterization (vertex shader if tess...
@ AMDGPU_KERNEL
Used for AMDGPU code object kernels.
@ AMDGPU_Gfx
Used for AMD graphics targets.
@ AMDGPU_CS_ChainPreserve
Used on AMDGPUs to give the middle-end more control over argument placement.
@ AMDGPU_HS
Used for Mesa/AMDPAL hull shaders (= tessellation control shaders).
@ AMDGPU_GS
Used for Mesa/AMDPAL geometry shaders.
@ AMDGPU_CS_Chain
Used on AMDGPUs to give the middle-end more control over argument placement.
@ AMDGPU_PS
Used for Mesa/AMDPAL pixel shaders.
@ SPIR_KERNEL
Used for SPIR kernel functions.
@ AMDGPU_ES
Used for AMDPAL shader stage before geometry shader if geometry is in use.
@ AMDGPU_LS
Used for AMDPAL vertex shader if tessellation is in use.
@ C
The default llvm calling convention, compatible with C.
@ ELFABIVERSION_AMDGPU_HSA_V4
@ ELFABIVERSION_AMDGPU_HSA_V5
@ ELFABIVERSION_AMDGPU_HSA_V6
initializer< Ty > init(const Ty &Val)
std::enable_if_t< detail::IsValidPointer< X, Y >::value, X * > extract_or_null(Y &&MD)
Extract a Value from Metadata, allowing null.
std::enable_if_t< detail::IsValidPointer< X, Y >::value, X * > extract(Y &&MD)
Extract a Value from Metadata.
This is an optimization pass for GlobalISel generic memory operations.
@ Low
Lower the current thread's priority such that it does not affect foreground tasks significantly.
bool all_of(R &&range, UnaryPredicate P)
Provide wrappers to std::all_of which take ranges instead of having to pass begin/end explicitly.
constexpr bool isInt(int64_t x)
Checks if an integer fits into the given bit width.
auto enum_seq(EnumT Begin, EnumT End)
Iterate over an enum type from Begin up to - but not including - End.
testing::Matcher< const detail::ErrorHolder & > Failed()
constexpr T alignDown(U Value, V Align, W Skew=0)
Returns the largest unsigned integer less than or equal to Value and is Skew mod Align.
std::string utostr(uint64_t X, bool isNeg=false)
constexpr auto equal_to(T &&Arg)
Functor variant of std::equal_to that can be used as a UnaryPredicate in functional algorithms like a...
FunctionAddr VTableAddr uintptr_t uintptr_t Version
constexpr uint32_t Hi_32(uint64_t Value)
Return the high 32 bits of a 64 bit value.
LLVM_ABI void report_fatal_error(Error Err, bool gen_crash_diag=true)
constexpr bool isUInt(uint64_t x)
Checks if an unsigned integer fits into the given bit width.
constexpr uint32_t Lo_32(uint64_t Value)
Return the low 32 bits of a 64 bit value.
LLVM_ABI raw_fd_ostream & errs()
This returns a reference to a raw_ostream for standard error.
constexpr T divideCeil(U Numerator, V Denominator)
Returns the integer ceil(Numerator / Denominator).
To bit_cast(const From &from) noexcept
uint64_t alignTo(uint64_t Size, Align A)
Returns a multiple of A needed to store Size bytes.
DWARFExpression::Operation Op
raw_ostream & operator<<(raw_ostream &OS, const APFixedPoint &FX)
@ AlwaysUniform
The result values are always uniform.
@ Default
The result values are uniform if and only if all operands are uniform.
AMD Kernel Code Object (amd_kernel_code_t).
uint16_t amd_machine_version_major
uint16_t amd_machine_kind
uint16_t amd_machine_version_stepping
uint8_t private_segment_alignment
int64_t kernel_code_entry_byte_offset
uint32_t amd_kernel_code_version_major
uint16_t amd_machine_version_minor
uint8_t group_segment_alignment
uint8_t kernarg_segment_alignment
uint32_t amd_kernel_code_version_minor
uint64_t compute_pgm_resource_registers
Instruction set architecture version.